Electronic Components Datasheet Search |
|
IDT72T3655L4BB Datasheet(PDF) 7 Page - Integrated Device Technology |
|
IDT72T3655L4BB Datasheet(HTML) 7 Page - Integrated Device Technology |
7 / 57 page 7 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES IDT72T3645/55/65/75/85/95/105/115/125 2.5V TeraSync 36-BIT FIFO 1K x 36, 2K x 36, 4K x 36, 8K x 36, 16K x 36, 32K x 36, 64K x 36, 128K x 36 and 256K x 36 PIN DESCRIPTION ASYR(1) Asynchronous LVTTL A HIGH on this input during Master Reset will select Synchronous read operation for the output port. A LOW Read Port INPUT willselectAsynchronousoperation.IfAsynchronousisselectedtheFIFOmustoperateinIDTStandardmode. ASYW(1) Asynchronous LVTTL A HIGH on this input during Master Reset will select Synchronous write operation for the input port. A LOW WritePort INPUT will select Asynchronous operation. BE(1) Big-Endian/ LVTTL During Master Reset, a LOW on BE will select Big-Endian operation. A HIGH on BE during Master Reset Little-Endian INPUT willselectLittle-Endianformat. BM(1) Bus-Matching LVTTL BM works with IW and OW to select the bus sizes for both write and read ports. See Table 1 for bus size INPUT configuration. D0–D35 Data Inputs HSTL-LVTTL Data inputs for a 36-, 18- or 9-bit bus. When in 18- or 9-bit mode, the unused input pins should be tied to GND. INPUT EF/OR Empty Flag/ HSTL-LVTTL In the IDT Standard mode, the EFfunctionisselected.EFindicateswhetherornottheFIFOmemoryisempty. Output Ready OUTPUT In FWFT mode, the OR function is selected. OR indicates whether or not there is valid data available at the outputs. ERCLK RCLK Echo HSTL-LVTTL Read clock Echo output, only available when the Read is setup for Synchronous mode. OUTPUT EREN Read Enable Echo HSTL-LVTTL Read Enable Echo output, only available when the Read is setup for Synchronous mode. OUTPUT FF/IR Full Flag/ HSTL-LVTTL In the IDT Standard mode, the FF function is selected. FF indicates whether or not the FIFO memory is Input Ready OUTPUT full. In the FWFT mode, the IR function is selected. IR indicates whether or not there is space available for writing to the FIFO memory. FSEL0(1) Flag Select Bit 0 LVTTL During Master Reset, this input along with FSEL1 and the LD pin, will select the default offset values for the INPUT programmable flags PAE and PAF. There are up to eight possible settings available. FSEL1(1) Flag Select Bit 1 LVTTL During Master Reset, this input along with FSEL0 and the LD pin will select the default offset values for the INPUT programmable flags PAE and PAF. There are up to eight possible settings available. FWFT/ First Word Fall HSTL-LVTTL During Master Reset, selects First Word Fall Through or IDT Standard mode. After Master Reset, this pin SI Through/Serial In INPUT functions as a serial input for loading offset registers. If Asynchronous operation of the read port has been selected then the FIFO must be set-up in IDT Standard mode. HF Half-Full Flag HSTL-LVTTL HF indicates whether the FIFO memory is more or less than half-full. OUTPUT IP(1) Interspersed Parity LVTTL During Master Reset, a LOW on IP will select Non-Interspersed Parity mode. A HIGH will select Interspersed INPUT Parity mode. IW(1) InputWidth LVTTL This pin, along with OW and BM, selects the bus width of the write port. See Table 1 for bus size configuration. INPUT LD Load HSTL-LVTTL This is a dual purpose pin. During Master Reset, the state of the LD input along with FSEL0 and FSEL1, INPUT determines one of eight default offset values for the PAEandPAFflags,alongwiththemethodbywhichthese offsetregisterscanbeprogrammed,parallelorserial(seeTable2).AfterMasterReset,thispinenableswriting to and reading from the offset registers.THIS PIN MUST BE HIGH AFTER MASTER RESET TO WRITE OR READ DATA TO/FROM THE FIFO MEMORY. MARK Mark for Retransmit HSTL-LVTTL When this pin is asserted the current location of the read pointer will be marked. Any subsequent Retransmit INPUT operation will reset the read pointer to this position. MRS Master Reset HSTL-LVTTL MRS initializes the read and write pointers to zero and sets the output register to all zeroes. During Master INPUT Reset, the FIFO is configured for either FWFT or IDT Standard mode, Bus-Matching configurations, Synchronous/Asynchronousoperationofthereadorwriteport,oneofeightprogrammableflagdefaultsettings, serialorparallelprogrammingoftheoffsetsettings,Big-Endian/Little-Endianformat,zerolatencytimingmode, interspersed parity, and synchronous versus asynchronous programmable flag timing modes. OE OutputEnable HSTL-LVTTL OEprovides Asynchronous three-state control of the data outputs, Qn.During a Master or Partial Reset the INPUT OEinput is the only input that provide High-Impedance control of the data outputs. OW(1) OutputWidth LVTTL This pin, along with IW and BM, selects the bus width of the read port. See Table 1 for bus size configuration. INPUT PAE Programmable HSTL-LVTTL PAEgoes LOW if the number of words in the FIFO memory is less than offset n, which is stored in the Empty Almost-EmptyFlag OUTPUT Offset register. PAEgoesHIGHifthenumberofwordsintheFIFOmemoryisgreaterthanorequaltooffsetn. PAF Programmable HSTL-LVTTL PAFgoesHIGHifthenumberoffreelocationsintheFIFOmemoryismorethanoffsetm,whichisstoredinthe Almost-FullFlag OUTPUT Full Offsetregister. PAFgoesLOWifthenumberoffreelocationsintheFIFOmemoryislessthanorequaltom. PFM(1) Programmable LVTTL During Master Reset, a LOW on PFM will select Asynchronous Programmable flag timing mode. A HIGH on Flag Mode INPUT PFM will select Synchronous Programmable flag timing mode. Symbol Name I/O TYPE Description |
Similar Part No. - IDT72T3655L4BB |
|
Similar Description - IDT72T3655L4BB |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |