Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

BS62UV2006SIG10 Datasheet(PDF) 7 Page - Brilliance Semiconductor

Part # BS62UV2006SIG10
Description  Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
Download  9 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  BSI [Brilliance Semiconductor]
Direct Link  
Logo BSI - Brilliance Semiconductor

BS62UV2006SIG10 Datasheet(HTML) 7 Page - Brilliance Semiconductor

  BS62UV2006SIG10 Datasheet HTML 1Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 2Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 3Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 4Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 5Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 6Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 7Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 8Page - Brilliance Semiconductor BS62UV2006SIG10 Datasheet HTML 9Page - Brilliance Semiconductor  
Zoom Inzoom in Zoom Outzoom out
 7 / 9 page
background image
R0201-BS62UV2006
Revision 1.1
Jan.
2004
7
BSI
NOTES:
1. WE must be high during address transitions.
2. The internal write time of the memory is defined by the overlap of CE1 and CE2 active and WE low.
All signals must be active to initiate a write and any one signal can terminate a write by going
inactive. The data input setup and hold timing should be referenced to the second transition edge
of the signal that terminates the write.
3. TWR is measured from the earlier of CE1 or WE going high or CE2 going low at the end of write
cycle.
4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the
outputs must not be applied.
5. If the CE1 low transition or the CE2 high transition occurs simultaneously with the WE low
transitions or after the WE transition, output remain in a high impedance state.
6. OE is continuously low (OE = VIL
).
7. DOUT is the same phase of write data of this write cycle.
8. DOUT is the read data of next address.
9. If CE1 is low and CE2 is high during this period, DQ pins are in the output state. Then the data input
signals of opposite phase to the outputs must not be applied to them.
10. The parameter is guaranteed but not 100% tested.
11. TCW is measured from the later of CE1 going low or CE2 going high to the end of write.
WRITE CYCLE2 (1,6)
t WC
t CW
(11)
(11)
t CW
(2)
t WP
t AW
t WHZ
(4,10)
t AS
t WR2
(3)
t DH
t DW
D
IN
D
OUT
WE
CE2
CE1
ADDRESS
(5)
(5)
t OW
(7)
(8)
(8,9)
BS62UV2006


Similar Part No. - BS62UV2006SIG10

ManufacturerPart #DatasheetDescription
logo
Brilliance Semiconducto...
BS62UV2001 BSI-BS62UV2001 Datasheet
282Kb / 10P
   Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
BS62UV2001SC BSI-BS62UV2001SC Datasheet
282Kb / 10P
   Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
BS62UV2001SI BSI-BS62UV2001SI Datasheet
282Kb / 10P
   Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
BS62UV2001STC BSI-BS62UV2001STC Datasheet
282Kb / 10P
   Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
BS62UV2001STI BSI-BS62UV2001STI Datasheet
282Kb / 10P
   Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
More results

Similar Description - BS62UV2006SIG10

ManufacturerPart #DatasheetDescription
logo
Brilliance Semiconducto...
BS62UV2001 BSI-BS62UV2001 Datasheet
282Kb / 10P
   Ultra Low Power/Voltage CMOS SRAM 256K X 8 bit
logo
AMIC Technology
LP62S2048-I AMICC-LP62S2048-I Datasheet
190Kb / 17P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
LP62S2048-T AMICC-LP62S2048-T Datasheet
190Kb / 17P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
LP62S2048A-T AMICC-LP62S2048A-T Datasheet
190Kb / 17P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
LP62S2048A-I AMICC-LP62S2048A-I_15 Datasheet
202Kb / 18P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
LP62S2048A-T AMICC-LP62S2048A-T_15 Datasheet
250Kb / 18P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
A62S8308 AMICC-A62S8308 Datasheet
278Kb / 17P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
LP62S2048A-I AMICC-LP62S2048A-I Datasheet
190Kb / 17P
   256K X 8 BIT LOW VOLTAGE CMOS SRAM
logo
Mosel Vitelic, Corp
V62C2802048L MOSEL-V62C2802048L Datasheet
94Kb / 10P
   Ultra Low Power 256K x 8 CMOS SRAM
V62C1802048L MOSEL-V62C1802048L Datasheet
84Kb / 9P
   Ultra Low Power 256K x 8 CMOS SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com