CY7C1512
PRELIMINARY
3
Capacitance[5]
Parameter
Description
Test Conditions
Max.
Unit
CIN
Input Capacitance
TA = 25°C, f = 1 MHz,
VCC = 5.0V
9
pF
COUT
Output Capacitance
9
pF
AC Test Loads and Waveforms
Switching Characteristics [3, 6] Over the Operating Range
Parameter
Description
7C1512-15
7C1512-20
7C1512-25
Unit
Min.
Max.
Min.
Max.
Min.
Max.
READ CYCLE
tRC
Read Cycle Time
15
20
25
ns
tAA
Address to Data Valid
15
20
25
ns
tOHA
Data Hold from Address Change
3
3
5
ns
tACE
CE1 LOW to Data Valid, CE2 HIGH to Data Valid
15
20
25
ns
tDOE
OE LOW to Data Valid
7
8
10
ns
tLZOE
OE LOW to Low Z
0
0
0
ns
tHZOE
OE HIGH to High Z[7, 8]
7
8
10
ns
tLZCE
CE1 LOW to Low Z, CE2 HIGH to Low Z
[8]
3
3
5
ns
tHZCE
CE1 HIGH to High Z, CE2 LOW to High Z
[7, 8]
7
8
10
ns
tPU
CE1 LOW to Power-Up, CE2 HIGH to Power-Up
0
0
0
ns
tPD
CE1 HIGH to Power-Down, CE2 LOW to Power-Down
15
20
25
ns
WRITE CYCLE[9]
tWC
Write Cycle Time
15
20
25
ns
tSCE
CE1 LOW to Write End, CE2 HIGH to Write End
12
15
20
ns
tAW
Address Set-Up to Write End
12
15
20
ns
tHA
Address Hold from Write End
0
0
0
ns
tSA
Address Set-Up to Write Start
0
0
0
ns
tPWE
WE Pulse Width
12
15
20
ns
tSD
Data Set-Up to Write End
8
10
15
ns
tHD
Data Hold from Write End
0
0
0
ns
tLZWE
WE HIGH to Low Z[8]
3
3
5
ns
tHZWE
WE LOW to High Z[7, 8]
7
8
10
ns
5.
Tested initially and after any design or process changes that may affect these parameters.
6.
Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified
IOL/IOH and 30-pF load capacitance.
7.
tHZOE, tHZCE, and tHZWE are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
8.
At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device.
9.
The internal write time of the memory is defined by the overlap of CE1 LOW, CE2 HIGH, and WE LOW. CE1 and WE must be LOW and CE2 HIGH to initiate a write,
and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates
the write.
1512-3
1512-4
90%
10%
3.0V
GND
90%
10%
ALL INPUT PULSES
5V
OUTPUT
30 pF
INCLUDING
JIG AND
SCOPE
5V
OUTPUT
5 pF
INCLUDING
JIG AND
SCOPE
(a)
(b)
<3ns
<3 ns
OUTPUT
R1 480
Ω
R1 480
Ω
R2
255
Ω
R2
255
Ω
167
Ω
Equivalent to:
THVENIN EQUIVALENT
1.73V