Electronic Components Datasheet Search |
|
TEA5764UK Datasheet(PDF) 10 Page - NXP Semiconductors |
|
TEA5764UK Datasheet(HTML) 10 Page - NXP Semiconductors |
10 / 64 page TEA5764UK_2 © Koninklijke Philips Electronics N.V. 2005. All rights reserved. Product data sheet Rev. 02 — 9 August 2005 10 of 64 Philips Semiconductors TEA5764UK FM radio + RDS 8.16 Software programmable port One software programmable port (CMOS output) can be addressed via the I2C-bus: Bit SWPM = 1, the software port functions as the output for the FRRFLAG. Bit SWPM = 0, the software port outputs bit SWP of the registers. In Test mode the software port outputs signals according to Table 27. Test mode is selected, setting bit TM of byte TESTMODE to logic 1. The software port cannot be disabled by the PUPD bits; see Section 8.17. 8.17 Standby mode The radio can be put into Standby mode by the Power-Up / Power-Down (PUPD) bits. The RDS part can be turned off separately or both the RDS and the FM part can be turned off. The TEA5764UK is still accessible via the I2C-bus but takes only a low power from the supply, in Standby mode, the audio outputs are hard-muted. 8.18 Power-on reset After startup of VCCA and VCCD a power-on reset circuit will generate a reset pulse and the registers will be set to their default values. The power-on reset is effectively generated by VCCD. After a power-on reset the TEA5764UK is in Standby mode and the PUPD bits are set to logic 0. After a power-on reset the registers are reset to their default value, except for byte12R to byte19R and flags DAVFLG, LSYNCFLG and PDFLAG. To reset these, the RDS part must be turned on by setting PUPD. After setting PUPD to logic 1, it will take 0.9 ms to start-up the TEA5764UK and set these registers to their default value. The power supplies can be switched on in any order. When the supply voltage VCCA and VCCD are at 0 V, all I/Os, the audio outputs and the reference clock input are high-ohmic. 8.19 RDS/RBDS 8.19.1 RDS/RBDS demodulator A fully integrated RDS/RBDS demodulator which uses the reference frequency (32.678 Hz) of the PLL synthesizer tuning system. The RDS demodulator recovers and regenerates the continuously transmitted RDS or RBDS data stream of the multiplex signal (MPXRDS) and provides the signals clock (RDCL), data (RDDA) for further processing by the integrated RDS decoder. 8.19.2 RDS data and clock direct The RDS demodulator retrieves the RDS data and clock signals, this data can be put directly onto pins VAFL and VAFR by setting bit RDSCDA to logic 1. |
Similar Part No. - TEA5764UK |
|
Similar Description - TEA5764UK |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |