Electronic Components Datasheet Search |
|
LPC47M142-NC Datasheet(PDF) 5 Page - SMSC Corporation |
|
LPC47M142-NC Datasheet(HTML) 5 Page - SMSC Corporation |
5 / 205 page SMSC DS – LPC47M14X Page 5 Rev. 03/19/2001 6.13.7 External Clock Signal............................................................................................................................105 6.13.8 Default Reset Conditions ......................................................................................................................105 6.13.9 Latches On Keyboard and Mouse IRQs ...............................................................................................108 6.13.10 Keyboard and Mouse PME Generation ................................................................................................109 6.14 GENERAL PURPOSE I/O..........................................................................................................................110 6.14.1 GPIO Pins.............................................................................................................................................110 6.14.2 Description............................................................................................................................................111 6.14.3 GPIO Control ........................................................................................................................................112 6.14.4 GPIO Operation....................................................................................................................................112 6.14.5 GPIO PME and SMI Functionality.........................................................................................................113 6.14.6 Either Edge Triggered Interrupts...........................................................................................................114 6.14.7 LED Functionality..................................................................................................................................115 6.15 SYSTEM MANAGEMENT INTERRUPT (SMI)...........................................................................................115 6.15.1 SMI Registers .......................................................................................................................................115 6.16 PME SUPPORT .........................................................................................................................................116 6.16.1 ‘Wake on Specific Key’ Option..............................................................................................................117 6.17 FAN SPEED CONTROL AND MONITORING............................................................................................118 6.17.1 Fan Speed Control................................................................................................................................118 6.17.2 Fan Tachometer Inputs.........................................................................................................................119 6.18 SECURITY FEATURE ...............................................................................................................................122 6.18.1 GPIO Device Disable Register Control .................................................................................................122 6.18.2 Device Disable Register .......................................................................................................................122 6.19 GAME PORT LOGIC..................................................................................................................................122 6.19.1 Power Control Register.........................................................................................................................124 6.19.2 VREF Pin..............................................................................................................................................124 7 RUNTIME REGISTERS......................................................................................................................................125 8 CONFIGURATION..............................................................................................................................................152 9 OPERATIONAL DESCRIPTION ........................................................................................................................172 9.1 MAXIMUM GUARANTEED RATINGS...................................................................................................................172 9.2 DC ELECTRICAL CHARACTERISTICS................................................................................................................172 10 TIMING DIAGRAMS...........................................................................................................................................177 11 PACKAGE OUTLINE .........................................................................................................................................200 12 APPENDIX - TEST MODE..................................................................................................................................201 12.1 BOARD TEST MODE.......................................................................................................................................201 12.1.1 XNOR-Chain Test Mode.......................................................................................................................201 13 REFERENCE DOCUMENTS..............................................................................................................................204 14 LPC47M14X REVISIONS...................................................................................................................................205 TABLES Table 1 – Super I/O Block Addresses ........................................................................................................................20 Table 2 – Hub Descriptor to be Modified....................................................................................................................25 Table 3 – Status, Data and Control Registers............................................................................................................27 Table 4 – Tape Select Bits .........................................................................................................................................30 Table 5 – Internal 2 Drive Decode - Normal...............................................................................................................30 Table 6 – Internal 2 Drive Decode - Drives 0 and 1 Swapped ...................................................................................31 Table 7 – Drive Type ID .............................................................................................................................................31 Table 8 – Precompensation Delays ...........................................................................................................................32 Table 9 – Data Rates .................................................................................................................................................33 Table 10 – DRVDEN Mapping ...................................................................................................................................33 Table 11 – Default Precompensation Delays .............................................................................................................33 Table 12 – FIFO Service Delay ..................................................................................................................................35 Table 13 – Status Register 0......................................................................................................................................37 Table 14 – Status Register 1......................................................................................................................................38 Table 15 – Status Register 2......................................................................................................................................38 Table 16 – Status Register 3......................................................................................................................................39 Table 17 – Description of Command Symbols ...........................................................................................................41 Table 18 – Instruction Set ..........................................................................................................................................43 Table 19 – Sector Sizes .............................................................................................................................................50 Table 20 – Effects of MT and N Bits...........................................................................................................................51 Table 21 – Skip Bit vs Read Data Command.............................................................................................................51 |
Similar Part No. - LPC47M142-NC |
|
Similar Description - LPC47M142-NC |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |