Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

EDD5116ADTA-7AL-E Datasheet(PDF) 11 Page - Elpida Memory

Part # EDD5116ADTA-7AL-E
Description  512M bits DDR SDRAM
Download  49 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ELPIDA [Elpida Memory]
Direct Link  http://www.elpida.com/en
Logo ELPIDA - Elpida Memory

EDD5116ADTA-7AL-E Datasheet(HTML) 11 Page - Elpida Memory

Back Button EDD5116ADTA-7AL-E Datasheet HTML 7Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 8Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 9Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 10Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 11Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 12Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 13Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 14Page - Elpida Memory EDD5116ADTA-7AL-E Datasheet HTML 15Page - Elpida Memory Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 49 page
background image
EDD5104ADTA-E, EDD5108ADTA-E, EDD5116ADTA-E
Preliminary Data Sheet E0501E10 (Ver. 1.0)
11
Pin Function
CK, /CK (input pins)
The CK and the /CK are the master clock inputs. All inputs except DM, DQS and DQs are referred to the cross point
of the CK rising edge and the /CK falling edge. When a read operation, DQS and DQs are referred to the cross point
of the CK and the /CK. When a write operation, DQS and DQs are referred to the cross point of the DQS and the
VREF level. DQS for write operation is referred to the cross point of the CK and the /CK. CK is the master clock
input to this pin. The other input signals are referred at CK rising edge.
/CS (input pin)
When /CS is Low, commands and data can be input. When /CS is High, all inputs are ignored. However, internal
operations (bank active, burst operations, etc.) are held.
/RAS, /CAS, and /WE (input pins)
These pins define operating commands (read, write, etc.) depending on the combinations of their voltage levels.
See "Command operation".
A0 to A12 (input pins)
Row address (AX0 to AX12) is determined by the A0 to the A12 level at the cross point of the CK rising edge and the
/CK falling edge in a bank active command cycle. Column address (See “Address Pins Table”) is loaded via the A0
to the A9, A11 and A12 at the cross point of the CK rising edge and the /CK falling edge in a read or a write
command cycle. This column address becomes the starting address of a burst operation.
[Address Pins Table]
Address (A0 to A12)
Part number
Row address
Column address
EDD5104AD
AX0 to AX12
AY0 to AY9, AY11, AY12
EDD5108AD
AX0 to AX12
AY0 to AY9, AY11
EDD5116AD
AX0 to AX12
AY0 to AY9
A10 (AP) (input pin)
A10 defines the precharge mode when a precharge command, a read command or a write command is issued. If
A10 = High when a precharge command is issued, all banks are precharged. If A10 = Low when a precharge
command is issued, only the bank that is selected by BA1/BA0 is precharged. If A10 = High when read or write
command, auto-precharge function is enabled. While A10 = Low, auto-precharge function is disabled.
BA0 and BA1 (input pins)
BA0, BA1 are bank select signals (BA). The memory array is divided into bank 0, bank 1, bank 2 and bank 3. (See
Bank Select Signal Table)
[Bank Select Signal Table]
BA0
BA1
Bank 0
L
L
Bank 1
H
L
Bank 2
L
H
Bank 3
H
H
Remark: H: VIH. L: VIL


Similar Part No. - EDD5116ADTA-7AL-E

ManufacturerPart #DatasheetDescription
logo
Elpida Memory
EDD5116ADTA-7AL ELPIDA-EDD5116ADTA-7AL Datasheet
469Kb / 49P
   512M bits DDR SDRAM
EDD5116ADTA-7ALI ELPIDA-EDD5116ADTA-7ALI Datasheet
582Kb / 49P
   512M bits DDR SDRAM WTR (Wide Temperature Range)
More results

Similar Description - EDD5116ADTA-7AL-E

ManufacturerPart #DatasheetDescription
logo
Elpida Memory
EDD5108AGTA-4 ELPIDA-EDD5108AGTA-4 Datasheet
495Kb / 50P
   512M bits DDR SDRAM
EDD51321CBH ELPIDA-EDD51321CBH Datasheet
601Kb / 55P
   512M bits DDR SDRAM
EDD5104ADTA ELPIDA-EDD5104ADTA Datasheet
469Kb / 49P
   512M bits DDR SDRAM
EDD5108AFTA-5 ELPIDA-EDD5108AFTA-5 Datasheet
558Kb / 48P
   512M bits DDR SDRAM
EDD5108AFTA ELPIDA-EDD5108AFTA_06 Datasheet
488Kb / 52P
   512M bits DDR SDRAM
EDD5104ABTA ELPIDA-EDD5104ABTA Datasheet
444Kb / 50P
   512M bits DDR SDRAM
EDD5108ADTA-5C ELPIDA-EDD5108ADTA-5C Datasheet
555Kb / 48P
   512M bits DDR SDRAM
EDD5108AFTA ELPIDA-EDD5108AFTA Datasheet
567Kb / 49P
   512M bits DDR SDRAM
EDD5108AFBG ELPIDA-EDD5108AFBG Datasheet
618Kb / 52P
   512M bits DDR SDRAM
EDD5108AGTA ELPIDA-EDD5108AGTA Datasheet
500Kb / 52P
   512M bits DDR SDRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com