CY7C09079V/89V/99V
CY7C09179V/89V/99V
Document #: 38-06043 Rev. *A
Page 2 of 18
Functional Description
The CY7C09079V/89V/99V and CY7C09179V/89V/99V are
high-speed synchronous CMOS 32K, 64K, and 128K x 8/9
dual-port static RAMs. Two ports are provided, permitting in-
dependent, simultaneous access for reads and writes to any
location in memory.[4] Registers on control, address, and data
lines allow for minimal set-up and hold times. In pipelined out-
put mode, data is registered for decreased cycle time. Clock
to data valid tCD2 = 6.5 ns
[1] (pipelined). Flow-through mode
can also be used to bypass the pipelined output register to
eliminate access latency. In flow-through mode data will be
available tCD1 = 18 ns after the address is clocked into the
device. Pipelined output or flow-through mode is selected via
the FT/Pipe pin.
Each port contains a burst counter on the input address regis-
ter. The internal write pulse width is independent of the
LOW-to-HIGH transition of the clock signal. The internal write
pulse is self-timed to allow the shortest possible cycle times.
A HIGH on CE0 or LOW on CE1 for one clock cycle will power
down the internal circuitry to reduce the static power consump-
tion. The use of multiple Chip Enables allows easier banking
of multiple chips for depth expansion configurations. In the
pipelined mode, one cycle is required with CE0 LOW and CE1
HIGH to reactivate the outputs.
Counter enable inputs are provided to stall the operation of the
address input and utilize the internal address generated by the
internal counter for fast interleaved memory applications. A
port’s burst counter is loaded with the port’s Address Strobe
(ADS). When the port’s Count Enable (CNTEN) is asserted,
the address counter will increment on each LOW-to-HIGH
transition of that port’s clock signal. This will read/write one
word from/into each successive address location until CNTEN
is deasserted. The counter can address the entire memory
array and will loop back to the start. Counter Reset (CNTRST)
is used to reset the burst counter.
All parts are available in 100-pin Thin Quad Plastic Flatpack
(TQFP) packages.
Pin Configurations
Notes:
4.
When writing simultaneously to the same location, the final value cannot be guaranteed.
5.
This pin is NC for CY7C09079V.
6.
This pin is NC for CY7C09079V and CY7C09089V.
1
3
2
92 91 90
84
85
87 86
88
89
83 82 81
76
78 77
79
80
93
94
95
96
97
98
99
100
59
60
61
67
66
64
65
63
62
68
69
70
75
73
74
72
71
NC
NC
A7R
A8R
A9R
A10R
A15R
A12R
A14R
GND
NC
NC
CE0R
A13R
A11R
NC
NC
CE1R
CNTRSTR
R/WR
OER
FT/PIPER
GND
NC
A16R
58
57
56
55
54
53
52
51
NC
NC
A7L
A8L
A9L
A10L
A15L
A12L
A14L
VCC
NC
NC
CE0L
A13L
A11L
NC
NC
CE1L
CNTRSTL
R/WL
OEL
FT/PIPEL
NC
NC
A16L
17
16
15
9
10
12
11
13
14
8
7
6
4
5
18
19
20
21
22
23
24
25
34 35 36
42
41
39 40
38
37
43 44 45
50
48 49
47
46
33
32
31
30
29
28
27
26
100-Pin TQFP
(Top View)
CY7C09089V (64K x 8)
CY7C09079V (32K x 8)
CY7C09099V (128K x 8)
[5]
[5]
[6]
[6]
[7]
[7]