Electronic Components Datasheet Search |
|
X9251UV24IZ Datasheet(PDF) 6 Page - Intersil Corporation |
|
X9251UV24IZ Datasheet(HTML) 6 Page - Intersil Corporation |
6 / 22 page 6 FN8166.2 September 14, 2005 Table 1. Wiper counter Register, WCR (8-bit), WCR[7:0]: Used to store the current wiper position (Volatile). Table 2. Data Register, DR (8-bit), DR[7:0]: Used to store wiper positions or data (Non-volatile). SERIAL INTERFACE The X9251 supports the SPI interface hardware conventions. The device is accessed via the SI input with data clocked in, on the rising SCK. CS must be LOW and the HOLD and WP pins must be HIGH during the entire operation. The SO and SI pins can be connected together, since they have three state outputs. This can help to reduce system pin count. IDENTIFICATION BYTE The first byte sent to the X9251 from the host, following a CS going HIGH to LOW, is called the Identification Byte. The most significant four bits of the Identification Byte are a Device Type Identifier, ID[3:0]. For the X9251, this is fixed as 0101 (refer to Table 3). The least significant four bits of the Identification Byte are the Slave Address bits, AD[3:0]. For the X9251, A3 is 0, A2 is 0, A1 is the logic value at the input pin A1, and A0 is the logic value at the input pin A0. Only the device which Slave Address matches the incoming bits sent by the master executes the instruction. The A1 and A0 inputs can be actively driven by CMOS input signals or tied to VCC or VSS. INSTRUCTION BYTE The next byte sent to the X9251 contains the instruction and register pointer information. The four most significant bits are used provide the instruction opcode (I[3:0]). The RB and RA bits point to one of the four Data Registers of each associated XDCP. The least two significant bits point to one of four Wiper Counter Registers or DCPs.The format is shown below in Table 4. Table 3. Identification Byte Format Table 4. Instruction Byte Format WCR7 WCR6 WCR5 WCR4 WCR3 WCR2 WCR1 WCR0 (MSB) (LSB) Bit 7Bit 6Bit 5Bit 4Bit 3Bit 2Bit 1Bit 0 (MSB) (LSB) ID3 ID2 ID1 ID0 A3 A2 A1 A0 01 0100 Pin A1 Logic Value Pin A0 Logic Value (MSB) (LSB) Device Type Identifier Slave Address I3 I2 I1 I0 RB RA P1 P0 (MSB) (LSB) Instruction Register DCP Selection Opcode Selection (WCR Selection) X9251 |
Similar Part No. - X9251UV24IZ |
|
Similar Description - X9251UV24IZ |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |