Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

GS881Z36BGT-333 Datasheet(PDF) 30 Page - GSI Technology

Part # GS881Z36BGT-333
Description  9Mb Pipelined and Flow Through Synchronous NBT SRAM
Download  39 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  GSI [GSI Technology]
Direct Link  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS881Z36BGT-333 Datasheet(HTML) 30 Page - GSI Technology

Back Button GS881Z36BGT-333 Datasheet HTML 26Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 27Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 28Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 29Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 30Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 31Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 32Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 33Page - GSI Technology GS881Z36BGT-333 Datasheet HTML 34Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 30 / 39 page
background image
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
Rev: 1.04 10/2004
30/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.
Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output
drivers on the falling edge of TCK when the controller is in the Update-IR state.
Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-
tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-
ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR
state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-
ated.
IDCODE
The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and
places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction
loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.
SAMPLE-Z
If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-
Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR
state.
RFU
These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.


Similar Part No. - GS881Z36BGT-333

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS881Z36BGT-150IV GSI-GS881Z36BGT-150IV Datasheet
1Mb / 37P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS881Z36BGT-150V GSI-GS881Z36BGT-150V Datasheet
1Mb / 37P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS881Z36BGT-200IV GSI-GS881Z36BGT-200IV Datasheet
1Mb / 37P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS881Z36BGT-200V GSI-GS881Z36BGT-200V Datasheet
1Mb / 37P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS881Z36BGT-250IV GSI-GS881Z36BGT-250IV Datasheet
1Mb / 37P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
More results

Similar Description - GS881Z36BGT-333

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS880Z18-V GSI-GS880Z18-V Datasheet
933Kb / 24P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18BB-V GSI-GS882Z18BB-V Datasheet
1Mb / 33P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882ZV18BB GSI-GS882ZV18BB Datasheet
881Kb / 33P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS880ZV18BT GSI-GS880ZV18BT Datasheet
573Kb / 23P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18B GSI-GS882Z18B Datasheet
621Kb / 34P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS880Z18BT GSI-GS880Z18BT Datasheet
591Kb / 24P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS881Z18AT GSI-GS881Z18AT Datasheet
707Kb / 31P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS881Z18BT-V GSI-GS881Z18BT-V Datasheet
1Mb / 37P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS882Z18AB GSI-GS882Z18AB Datasheet
892Kb / 35P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
GS880Z18AT-133 GSI-GS880Z18AT-133 Datasheet
753Kb / 25P
   9Mb Pipelined and Flow Through Synchronous NBT SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com