Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

QL2003-1PF100C Datasheet(PDF) 2 Page - List of Unclassifed Manufacturers

Part # QL2003-1PF100C
Description  3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility
Download  10 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ETC1 [List of Unclassifed Manufacturers]
Direct Link  
Logo ETC1 - List of Unclassifed Manufacturers

QL2003-1PF100C Datasheet(HTML) 2 Page - List of Unclassifed Manufacturers

  QL2003-1PF100C Datasheet HTML 1Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 2Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 3Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 4Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 5Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 6Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 7Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 8Page - List of Unclassifed Manufacturers QL2003-1PF100C Datasheet HTML 9Page - List of Unclassifed Manufacturers Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 10 page
background image
QL2003
3-6
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of
the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique
combination of architecture, technology, and software tools to provide high
speed, high usable density, low price, and flexibility in the same devices.
The flexibility and speed make pASIC 2 devices an efficient and high
performance silicon solution for designs described using HDLs such as
Verilog and VHDL, as well as schematics.
The QL2003 contains 192 logic cells.
With 118 maximum I/Os, the
QL2003 is available in 84-PLCC, 100-pin TQFP and 144-pin TQFP
packages.
Software support for the complete pASIC families, including the QL2003, is
available through three basic packages. The turnkey QuickWorks
®
package
provides the most complete FPGA software solution from design entry to
logic synthesis (by Synplicity, Inc.), to place and route, to simulation. The
QuickTools
TM and QuickChipTM packages provide a solution for designers
who use Cadence, Mentor, Synopsys, Viewlogic, Veribest, or other third-
party tools for design entry, synthesis, or simulation.
Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V
in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and
reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and
logic cell flip-flop clock, set, reset; input and I/O register clock, reset,
enable; and output enable controls - each driven by an input-only pin,
or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
PRODUCT
SUMMARY
FEATURES


Similar Part No. - QL2003-1PF100C

ManufacturerPart #DatasheetDescription
logo
List of Unclassifed Man...
QL2007 ETC1-QL2007 Datasheet
299Kb / 10P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
QL2007-0PF144C ETC1-QL2007-0PF144C Datasheet
299Kb / 10P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
QL2007-0PF144I ETC1-QL2007-0PF144I Datasheet
299Kb / 10P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
QL2007-0PL84C ETC1-QL2007-0PL84C Datasheet
299Kb / 10P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
QL2007-0PL84I ETC1-QL2007-0PL84I Datasheet
299Kb / 10P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
More results

Similar Description - QL2003-1PF100C

ManufacturerPart #DatasheetDescription
logo
List of Unclassifed Man...
QL2009 ETC-QL2009 Datasheet
272Kb / 12P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
QL2007 ETC1-QL2007 Datasheet
299Kb / 10P
   3.3V and 5.0V pASIC 2 FPGA Combining Speed, Density, Low Cost and Flexibility
QL3025 ETC1-QL3025 Datasheet
528Kb / 17P
   25,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density
QL8025 ETC-QL8025 Datasheet
739Kb / 49P
   LOW POWER FPGA COMBINING PERFORMANCE DENSITY AND EMBEDED RAM
QL8X12B ETC1-QL8X12B Datasheet
333Kb / 16P
   Military 5.0V pASIC 1 Family - Very-High-Speed CMOS FPGA
QL3012 ETC1-QL3012 Datasheet
239Kb / 14P
   60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density
QL16X24B ETC1-QL16X24B Datasheet
1Mb / 10P
   pASIC 1 Family Very-High-Speed CMOS FPGA
logo
Maxim Integrated Produc...
DS1705 MAXIM-DS1705 Datasheet
269Kb / 12P
   3.3V and 5.0V MicroMonitor
Rev 4/10
DS1706SESA MAXIM-DS1706SESA Datasheet
269Kb / 12P
   3.3V and 5.0V MicroMonitor
Rev 4/10
logo
Central Semiconductor C...
PB_CMATVS3V3_1509 CENTRAL-PB_CMATVS3V3_1509 Datasheet
1Mb / 2P
   3.3V and 5.0V Transient Voltage Suppressors
More results


Html Pages

1 2 3 4 5 6 7 8 9 10


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com