9 / 16 page
8-15
Military 5.0V pASIC 1 Family
QL8X12B
AC CHARACTERISTICS at VCC = 5V, TA = 25
°C (K = 1.00)
Logic Cell
Input Cells
Output Cell
Notes:
[6] See High Drive Buffer Table for more information.
[7] Clock buffer fanout refers to the maximum number of flip flops per half column. The number of half
columns used does not affect clock buffer delay.
[8] The following loads are used for tPXZ:
QL8X12B
Propagation Delays (ns)
Symbol
Parameter
Fanout
12348
tPD
Combinatorial Delay [5]
1.7
2.1
2.6
3.0
4.8
tSU
Setup Time [5]
2.1
2.1
2.1
2.1
2.1
tH
Hold Time
0.0
0.0
0.0
0.0
0.0
tCLK
Clock to Q Delay
1.0
1.5
1.9
2.3
4.2
tCWHI
Clock High Time
2.0
2.0
2.0
2.0
2.0
tCWLO
Clock Low Time
2.0
2.0
2.0
2.0
2.0
tSET
Set Delay
1.7
2.1
2.6
3.0
4.8
tRESET
Reset Delay
1.5
1.8
2.2
2.5
3.9
tSW
Set Width
1.9
1.9
1.9
1.9
1.9
tRW
Reset Width
1.8
1.8
1.8
1.8
1.8
Symbol
Parameter
Propagation Delays (ns) [4]
12346
8
tIN
High Drive Input Delay [6]
2.1
2.2
2.3
2.4
2.6
2.9
tINI
High Drive Input, Inverting Delay [6]
2.1
2.2
2.3
2.5
2.8
3.1
tIO
Input Delay (bidirectional pad)
1.4
1.8
2.2
2.6
3.4
4.2
tGCK
Clock Buffer Delay [7]
2.7
2.7
2.8
2.9
3.0
tGCKHI
Clock Buffer Min High [7]
2.0
2.0
2.0
2.0
2.0
tGCKLO
Clock Buffer Min Low [7]
2.0
2.0
2.0
2.0
2.0
Propagation Delays (ns) [4]
Symbol
Parameter
Output Load Capacitance (pF)
30
50
75
100
150
tOUTLH
Output Delay Low to High
2.7
3.4
4.2
5.0
6.7
tOUTHL
Output Delay High to Low
2.8
3.7
4.7
5.6
7.6
tPZH
Output Delay Tri-state to High
4.0
4.9
6.1
7.3
9.7
tPZL
Output Delay Tri-state to Low
3.6
4.2
5.0
5.8
7.3
tPHZ
Output Delay High to Tri-state [8]
2.9
tPLZ
Output Delay Low to Tri-state [8]
3.3