Electronic Components Datasheet Search |
|
XRT79L73 Datasheet(PDF) 10 Page - Exar Corporation |
|
XRT79L73 Datasheet(HTML) 10 Page - Exar Corporation |
10 / 71 page XRT79L73 PRELIMINARY ÿþ ÿþ ÿþ ÿþ REV. P1.0.0 3 - CHANNEL DS3/E3 ATM UNI/PPP COMBO IC 8 U5 N24 V2 TxFrame1 TxFrame2 TxFrame3 O O O Transmit End of DS3/E3 Frame Indicator: These output pins will pulse "High" for one DS3 or E3 clock period, when the Transmit Section of the XRT79L73 is processing the last bit of a given DS3 or E3 frame. The implications of these output pins, for each mode of operation, are described below. ATM UNI/PPP/High-Speed HDLC Controller Mode: These output pins serve as an end-of-frame indication to the local terminal equipment. Clear-Channel Framer Mode: If the XRT79L73 is configured to operate in the Clear-Channel Framer mode, then these output pins serve to alert the Local Terminal Equipment that it needs to begin transmission of a new DS3 or E3 frame. Hence, the Local Terminal Equipment uses these output signals to maintain Framing Alignment with the XRT79L73. AF1 W25 AF2 TxFrameRef1 TxFrameRef2 TxFrameRef3 I I I Transmit DS3/E3 Framer - Framing Alignment Input pin: If the the Transmit Section of the XRT79L73 is configured to operate in the Local-Timing/Frame-Slave Mode, then the Transmit DS3/E3 Framer block will use these input signals as the Framing Reference. When the XRT79L73 is configured to operate in this mode any rising edge at these input pins will cause the Transmit DS3/E3 Framer block to begin its cre- ation of a new DS3 or E3 frame. Consequently, the user must supply a clock sig- nal that is equivalent to the DS3 or E3 frame rates to these input pins. Further, it is imperative that this clock signal be synchronized with the 44.736MHz or 34.368MHz clock signal applied to the TxInClk input pins. NOTE: These input pins should be tied to GND if they are not to be used as the Transmit DS3/E3 Framer - Framing Reference input signals. U4 N25 V1 TxInClk1 TxInClk2 TxInClk3 I I I Transmit DS3/E3 Framer Block - Timing Reference Signal: If the Transmit Section of the XRT79L73 is configured to operate in the Local- Timing Mode, then it will use this signal as the Timing Reference. If the XRT79L73 is being operating in the DS3 Mode, then the user is expected to apply a high-quality 44.736MHz clock signal to these input pins. Likewise, if the XRT79L73 is being operated in the E3 Mode, then the user is expected to apply a high-quality 34.368MHz clock signal to these input pins. A Note for Clear-Channel Framer Operation: If the user is operating the XRT79L73 device in both the Clear-Channel Framer and Local-Timing modes, then the user should design or configure the System-Side terminal equipment circuitry, such that "outbound" DS3 or E3 data will be output, upon the falling edge of TxInClk. The Transmit Payload Data Input Interface (within the Transmit Section of the XRT79L73 device) will sample the data, applied to the "TxSer" input pin, upon the rising edge of TxInClk. NOTE: This input pin should be tied to GND if the XRT79L73 device is configured to operate in the "Loop-Timing" Mode. PIN #NAME TYPE DESCRIPTION |
Similar Part No. - XRT79L73 |
|
Similar Description - XRT79L73 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |