Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C09169AV-12AC Datasheet(PDF) 2 Page - Cypress Semiconductor

Part # CY7C09169AV-12AC
Description  3.3V 8K/16K x 9 Synchronous Dual Port Static RAM
Download  17 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C09169AV-12AC Datasheet(HTML) 2 Page - Cypress Semiconductor

  CY7C09169AV-12AC Datasheet HTML 1Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 2Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 3Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 4Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 5Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 6Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 7Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 8Page - Cypress Semiconductor CY7C09169AV-12AC Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 17 page
background image
CY7C09159AV
CY7C09169AV
Document #: 38-06053 Rev. **
Page 2 of 17
Functional Description
The CY7C09159AV and CY7C09169AV are high-speed syn-
chronous CMOS 8K and 16K x 9 dual-port static RAMs. Two
ports are provided, permitting independent, simultaneous ac-
cess for reads and writes to any location in memory.[2] Regis-
ters on control, address, and data lines allow for minimal set-
up and hold times. In pipelined output mode, data is registered
for decreased cycle time. Clock to data valid tCD2 = 9 ns (pipe-
lined). Flow-through mode can also be used to bypass the
pipelined output register to eliminate access latency. In flow-
through mode data will be available tCD1 = 18 ns after the ad-
dress is clocked into the device. Pipelined output or flow-
through mode is selected via the FT/Pipe pin.
Each port contains a burst counter on the input address regis-
ter. The internal write pulse width is independent of the LOW-
to-HIGH transition of the clock signal. The internal write pulse
is self-timed to allow the shortest possible cycle times.
A HIGH on CE0 or LOW on CE1 for one clock cycle will power
down the internal circuitry to reduce the static power consump-
tion. The use of multiple Chip Enables allows easier banking
of multiple chips for depth expansion configurations. In the
pipelined mode, one cycle is required with CE0 LOW and CE1
HIGH to reactivate the outputs.
Counter enable inputs are provided to stall the operation of the
address input and utilize the internal address generated by the
internal counter for fast interleaved memory applications. A
port’s burst counter is loaded with the port’s Address Strobe
(ADS). When the port’s Count Enable (CNTEN) is asserted,
the address counter will increment on each LOW-to-HIGH
transition of that port’s clock signal. This will read/write one
word from/into each successive address location until CNTEN
is deasserted. The counter can address the entire memory
array and will loop back to the start. Counter Reset (CNTRST)
is used to reset the burst counter.
All parts are available in 100-pin Thin Quad Plastic Flatpack
(TQFP) packages.
Note:
2.
When simultaneously writing to the same location, final value cannot be guaranteed.


Similar Part No. - CY7C09169AV-12AC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C09169AV-12AC CYPRESS-CY7C09169AV-12AC Datasheet
499Kb / 16P
   3.3V 8K/16K x 9 Synchronous Dual Port Static RAM
More results

Similar Description - CY7C09169AV-12AC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C09159AV CYPRESS-CY7C09159AV_05 Datasheet
499Kb / 16P
   3.3V 8K/16K x 9 Synchronous Dual Port Static RAM
CY7C09159A CYPRESS-CY7C09159A Datasheet
324Kb / 17P
   8K/16K x 9 Synchronous Dual-Port Static RAM
CY7C09159 CYPRESS-CY7C09159 Datasheet
452Kb / 15P
   8K/16K x 9 Synchronous Dual-Port Static RAM
CY7C144AV CYPRESS-CY7C144AV Datasheet
592Kb / 21P
   3.3V 8K/16K x 8 Dual-Port Static RAM
CY7C138AV CYPRESS-CY7C138AV Datasheet
544Kb / 20P
   3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV_09 Datasheet
475Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024V CYPRESS-CY7C024V Datasheet
248Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV_05 Datasheet
247Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV Datasheet
241Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C09349AV CYPRESS-CY7C09349AV Datasheet
321Kb / 16P
   3.3V 4K/8K x 18 Synchronous Dual-Port Static RAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com