Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

IS41LV16400-50T Datasheet(PDF) 4 Page - Integrated Silicon Solution, Inc

Part # IS41LV16400-50T
Description  4Mx16 (64-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ISSI [Integrated Silicon Solution, Inc]
Direct Link  http://www.issi.com
Logo ISSI - Integrated Silicon Solution, Inc

IS41LV16400-50T Datasheet(HTML) 4 Page - Integrated Silicon Solution, Inc

  IS41LV16400-50T Datasheet HTML 1Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 2Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 3Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 4Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 5Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 6Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 7Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 8Page - Integrated Silicon Solution, Inc IS41LV16400-50T Datasheet HTML 9Page - Integrated Silicon Solution, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 19 page
background image
IS41LV16400
ISSI®
4
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev. A
11/18/99
FUNCTIONAL DESCRIPTION
The IS41LV16400 is a CMOS DRAM optimized for
high-speed bandwidth, low power applications. During
READ or WRITE cycles, each bit is uniquely addressed
through the 22 address bits: 12 row address bits (A0~A11)
and 10 column address bits (A0~A9). The row address is
latched by the Row Address Strobe (
RAS). The column
address is latched by the Column Address Strobe (
CAS).
RAS is used to latch the first twelve bits and CAS is used
the latter ten bits.
The IS41LV16400 has two
CAS controls, LCAS and
UCAS. The LCAS and UCAS inputs internally generates
a
CAS signal functioning in an identical manner to the
single
CAS input on the other 4M x 16 DRAMs. The key
difference is that each
CAS controls its corresponding
I/O tristate logic (in conjunction with
OE and WE and
RAS). LCAS controls I/O0 through I/O7 and UCAS
controls I/O8 through I/O15.
The IS41LV16400
CAS function is determined by the first
CAS (LCAS or UCAS) transitioning LOW and the last
transitioning back HIGH. The two
CAS controls give the
IS41LV16400 both BYTE READ and BYTE WRITE cycle
capabilities.
Memory Cycle
A memory cycle is initiated by bring
RAS LOW and it is
terminated by returning both
RAS and CAS HIGH. To
ensures proper device operation and data integrity any
memory cycle, once initiated, must not be ended or
aborted before the minimum tRAS time has expired. A new
cycle must not be initiated until the minimum precharge
time tRP, tCP has elapsed.
Read Cycle
A read cycle is initiated by the falling edge of
CAS or OE,
whichever occurs last, while holding
WE HIGH. The
column address must be held for a minimum time
specified by tAR. Data Out becomes valid only when tRAC,
tAA, tCAC and tOEA are all satisfied. As a result, the access
time is dependent on the timing relationships between
these parameters.
Write Cycle
A write cycle is initiated by the falling edge of
CAS and
WE, whichever occurs last. The input data must be valid
at or before the falling edge of
CAS or WE, whichever
occurs last.
Refresh Cycle
To retain data, 4,096 refresh cycles are required in each
64 ms period. There are two ways to refresh the memory.
1. By clocking each of the 4,096 row addresses (A0
through A11) with
RAS at least once every 64 ms. Any
read, write, read-modify-write or
RAS-only cycle
refreshes the addressed row.
2. Using a
CAS-before-RAS refresh cycle. CAS-before-RAS
refresh is activated by the falling edge of
RAS, while
holding
CAS LOW. In CAS-before-RAS refresh cycle,
an internal 12-bit counter provides the row addresses
and the external address inputs are ignored.
CAS-before-RAS is a refresh-only mode and no data
access or device selection is allowed. Thus, the output
remains in the High-Z state during the cycle.
Extended Data Out Page Mode
EDO page mode operation permits all 1,024 columns
within a selected row to be randomly accessed at a high
data rate.
In EDO page mode read cycle, the data-out is held to the
next
CAS cycle’s falling edge, instead of the rising edge.
For this reason, the valid data output time in EDO page
mode is extended compared with the fast page mode. In
the fast page mode, the valid data output time becomes
shorter as the
CAS cycle time becomes shorter. There-
fore, in EDO page mode, the timing margin in read cycle
is larger than that of the fast page mode even if the
CAS
cycle time becomes shorter.
In EDO page mode, due to the extended data function, the
CAS cycle time can be shorter than in the fast page mode
if the timing margin is the same.
The EDO page mode allows both read and write
operations during one
RAS cycle, but the performance is
equivalent to that of the fast page mode in that case.
Power-On
After application of the VCC supply, an initial pause of
200 µs is required followed by a minimum of eight
initialization cycles (any combination of cycles containing
a
RAS signal).
During power-on, it is recommended that
RAS track with
VCC or be held at a valid VIH to avoid current surges.


Similar Part No. - IS41LV16400-50T

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS41LV16100 ISSI-IS41LV16100 Datasheet
169Kb / 23P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IS41LV16100-50K ISSI-IS41LV16100-50K Datasheet
123Kb / 20P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IS41LV16100-50KI ISSI-IS41LV16100-50KI Datasheet
123Kb / 20P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IS41LV16100-50KI ISSI-IS41LV16100-50KI Datasheet
169Kb / 23P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IS41LV16100-50T ISSI-IS41LV16100-50T Datasheet
123Kb / 20P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
More results

Similar Description - IS41LV16400-50T

ManufacturerPart #DatasheetDescription
logo
Integrated Circuit Solu...
IS41C8512 ICSI-IS41C8512 Datasheet
201Kb / 18P
   512K x 8 (4-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IC41LV44002A ICSI-IC41LV44002A Datasheet
297Kb / 20P
   4M x 4 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IS41LV16256 ICSI-IS41LV16256 Datasheet
215Kb / 20P
   256K x 16 (4-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
logo
Integrated Silicon Solu...
IS41C4400X ISSI-IS41C4400X Datasheet
158Kb / 19P
   4M x 4 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IS41C85120 ISSI-IS41C85120 Datasheet
145Kb / 19P
   512K x 8 (4-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
logo
Integrated Circuit Solu...
IC41C16100A ICSI-IC41C16100A Datasheet
231Kb / 21P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
IC41C16100S ICSI-IC41C16100S Datasheet
672Kb / 21P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
logo
Integrated Silicon Solu...
IS41C16100 ISSI-IS41C16100_05 Datasheet
169Kb / 23P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
logo
Integrated Circuit Solu...
IS41LV16100S ICSI-IS41LV16100S Datasheet
533Kb / 20P
   1M x 16 (16-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
logo
Integrated Silicon Solu...
IS41LV16256B ISSI-IS41LV16256B Datasheet
145Kb / 22P
   256K x 16 (4-MBIT) DYNAMIC RAM WITH EDO PAGE MODE
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com