Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

M24128-BWDW6T Datasheet(PDF) 3 Page - STMicroelectronics

Part # M24128-BWDW6T
Description  256/128 Kbit Serial IC Bus EEPROM With Three Chip Enable Lines
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  STMICROELECTRONICS [STMicroelectronics]
Direct Link  http://www.st.com
Logo STMICROELECTRONICS - STMicroelectronics

M24128-BWDW6T Datasheet(HTML) 3 Page - STMicroelectronics

  M24128-BWDW6T Datasheet HTML 1Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 2Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 3Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 4Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 5Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 6Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 7Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 8Page - STMicroelectronics M24128-BWDW6T Datasheet HTML 9Page - STMicroelectronics Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 19 page
background image
3/19
M24256-B, M24128-B
set (POR) circuit is included. The internal reset is
held active until the VCC voltage has reached the
POR threshold value, and all operations are dis-
abled – the device will not respond to any com-
mand. In the same way, when VCC drops from the
operating voltage, below the POR threshold value,
all operations are disabled and the device will not
respond to any command. A stable and valid VCC
must be applied before applying any logic signal.
SIGNAL DESCRIPTION
Serial Clock (SCL)
The SCL input pin is used to strobe all data in and
out of the memory. In applications where this line
is used by slaves to synchronize the bus to a slow-
er clock, the master must have an open drain out-
put, and a pull-up resistor must be connected from
the SCL line to VCC. (Figure 3 indicates how the
value of the pull-up resistor can be calculated). In
most applications, though, this method of synchro-
nization is not employed, and so the pull-up resis-
tor is not necessary, provided that the master has
a push-pull (rather than open drain) output.
Serial Data (SDA)
The SDA pin is bi-directional, and is used to trans-
fer data in or out of the memory. It is an open drain
output that may be wire-OR’ed with other open
drain or open collector signals on the bus. A pull
up resistor must be connected from the SDA bus
to VCC. (Figure 3 indicates how the value of the
pull-up resistor can be calculated).
Chip Enable (E2, E1, E0)
These chip enable inputs are used to set the value
that is to be looked for on the three least significant
bits (b3, b2, b1) of the 7-bit device select code.
These inputs must be tied directly to VCC or VSS to
establish the device select code. When uncon-
nected, the E2, E1 and E0 inputs are internally
read as VIL (see Table 7 and Table 8)
Write Control (WC)
The hardware Write Control pin (WC) is useful for
protecting the entire contents of the memory from
inadvertent erase/write. The Write Control signal is
used to enable (WC=VIL) or disable (WC=VIH)
write instructions to the entire memory area. When
unconnected, the WC input is internally read as
VIL, and write operations are allowed.
When WC=1, Device Select and Address bytes
are acknowledged, Data bytes are not acknowl-
edged.
Please see the Application Note
AN404 for a more
detailed description of the Write Control feature.
DEVICE OPERATION
The memory device supports the I
2C protocol.
This is summarized in Figure 4, and is compared
with other serial bus protocols in Application Note
AN1001. Any device that sends data on to the bus
is defined to be a transmitter, and any device that
reads the data to be a receiver. The device that
controls the data transfer is known as the master,
and the other as the slave. A data transfer can only
be initiated by the master, which will also provide
the serial clock for synchronization. The memory
device is always a slave device in all communica-
tion.
Start Condition
START is identified by a high to low transition of
the SDA line while the clock, SCL, is stable in the
high state. A START condition must precede any
data transfer command. The memory device con-
tinuously monitors (except during a programming
Figure 3. Maximum RL Value versus Bus Capacitance (CBUS) for an I
2C Bus
AI01665
VCC
CBUS
SDA
RL
MASTER
RL
SCL
CBUS
100
0
4
8
12
16
20
CBUS (pF)
10
1000
fc = 400kHz
fc = 100kHz


Similar Part No. - M24128-BWDW6T

ManufacturerPart #DatasheetDescription
logo
STMicroelectronics
M24128-BWDW6T STMICROELECTRONICS-M24128-BWDW6T Datasheet
454Kb / 25P
   256Kbit and 128Kbit Serial I2C Bus EEPROM With Three Chip Enable Lines
M24128-BWDW6T STMICROELECTRONICS-M24128-BWDW6T Datasheet
1Mb / 40P
   128-Kbit serial I짼C bus EEPROM
April 2013 Rev 23
M24128-BWDW6TG STMICROELECTRONICS-M24128-BWDW6TG Datasheet
454Kb / 25P
   256Kbit and 128Kbit Serial I2C Bus EEPROM With Three Chip Enable Lines
M24128-BWDW6TG STMICROELECTRONICS-M24128-BWDW6TG Datasheet
350Kb / 39P
   128 Kbit, 64 Kbit and 32 Kbit serial I짼C bus EEPROM
M24128-BWDW6TP STMICROELECTRONICS-M24128-BWDW6TP Datasheet
454Kb / 25P
   256Kbit and 128Kbit Serial I2C Bus EEPROM With Three Chip Enable Lines
More results

Similar Description - M24128-BWDW6T

ManufacturerPart #DatasheetDescription
logo
STMicroelectronics
M24256-BF STMICROELECTRONICS-M24256-BF Datasheet
507Kb / 42P
   256 Kbit serial I짼C bus EEPROM with three Chip Enable lines
M24256 STMICROELECTRONICS-M24256 Datasheet
135Kb / 17P
   256/128 Kbit Serial I짼C Bus EEPROM Without Chip Enable Lines
M24512-W STMICROELECTRONICS-M24512-W_08 Datasheet
321Kb / 35P
   512 Kbit and 256 Kbit serial I짼C bus EEPROM with three Chip Enable lines
M24512-W STMICROELECTRONICS-M24512-W Datasheet
265Kb / 31P
   512 Kbit and 256 Kbit Serial I2C bus EEPROM with three Chip Enable lines
M24256-A STMICROELECTRONICS-M24256-A Datasheet
176Kb / 20P
   256 Kbit Serial I C Bus EEPROM With Two Chip Enable Lines
M14256 STMICROELECTRONICS-M14256 Datasheet
111Kb / 12P
   Memory Card IC 256/128 Kbit Serial I짼C Bus EEPROM
M24128-125 STMICROELECTRONICS-M24128-125 Datasheet
290Kb / 29P
   Automotive 128-Kbit serial IC bus EEPROM
March 2012 Rev 1
M24256-BW STMICROELECTRONICS-M24256-BW Datasheet
454Kb / 25P
   256Kbit and 128Kbit Serial I2C Bus EEPROM With Three Chip Enable Lines
M24128-DFDW6TP STMICROELECTRONICS-M24128-DFDW6TP Datasheet
1Mb / 40P
   128-Kbit serial I2C bus EEPROM
M24256-DRMN6TP STMICROELECTRONICS-M24256-DRMN6TP Datasheet
415Kb / 40P
   256-Kbit serial I짼C bus EEPROM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com