Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

M366S1654CTS-C7C Datasheet(PDF) 2 Page - Samsung semiconductor

Part # M366S1654CTS-C7C
Description  16Mx64 SDRAM DIMM based on 16Mx16, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD
Download  11 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SAMSUNG [Samsung semiconductor]
Direct Link  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

M366S1654CTS-C7C Datasheet(HTML) 2 Page - Samsung semiconductor

  M366S1654CTS-C7C Datasheet HTML 1Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 2Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 3Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 4Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 5Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 6Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 7Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 8Page - Samsung semiconductor M366S1654CTS-C7C Datasheet HTML 9Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 11 page
background image
M366S1654CTS
PC133/PC100 Unbuffered DIMM
Rev. 0.1 Sept. 2001
PIN CONFIGURATION DESCRIPTION
Pin
Name
Input Function
CLK
System clock
Active on the positive going edge to sample all inputs.
CS
Chip select
Disables or enables device operation by masking or enabling all inputs except
CLK, CKE and DQM
CKE
Clock enable
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior to new command.
Disable input buffers for power down in standby.
CKE should be enabled 1CLK+tSS prior to valid command.
A0 ~ A12
Address
Row/column addresses are multiplexed on the same pins.
Row address : RA0 ~ RA12, Column address : CA0 ~ CA8
BA0 ~ BA1
Bank select address
Selects bank to be activated during row address latch time.
Selects bank for read/write during column address latch time.
RAS
Row address strobe
Latches row addresses on the positive going edge of the CLK with RAS low.
Enables row access & precharge.
CAS
Column address strobe
Latches column addresses on the positive going edge of the CLK with CAS low.
Enables column access.
WE
Write enable
Enables write operation and row precharge.
Latches data in starting from CAS, WE active.
DQM0 ~ 7
Data input/output mask
Makes data output Hi-Z, tSHZ after the clock and masks the output.
Blocks data input when DQM active. (Byte masking)
DQ0 ~ 63
Data input/output
Data inputs/outputs are multiplexed on the same pins.
VDD/VSS
Power supply/ground
Power and ground for the input buffers and the core logic.


Similar Part No. - M366S1654CTS-C7C

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
M366S1654ETS-C7A SAMSUNG-M366S1654ETS-C7A Datasheet
486Kb / 26P
   SDRAM Unbuffered Module
M366S1654HUS SAMSUNG-M366S1654HUS Datasheet
153Kb / 8P
   SDRAM Product Guide
M366S1654JUS SAMSUNG-M366S1654JUS Datasheet
153Kb / 8P
   SDRAM Product Guide
More results

Similar Description - M366S1654CTS-C7C

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
PC133 SAMSUNG-PC133 Datasheet
166Kb / 11P
   32Mx64 SDRAM SODIMM based on 16Mx16, 4Banks, 8K Refresh,3.3V Synchronous DRAMs with SPD
KMM366S1623AT SAMSUNG-KMM366S1623AT Datasheet
810Kb / 12P
   16Mx64 SDRAM DIMM based on 8Mx8 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD
M366S1623ET0 SAMSUNG-M366S1623ET0 Datasheet
176Kb / 12P
   16Mx64 SDRAM DIMM based on 8Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD
M366S3253DTS SAMSUNG-M366S3253DTS Datasheet
159Kb / 11P
   32Mx64 SDRAM DIMM based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD
M366S3253BTS SAMSUNG-M366S3253BTS Datasheet
167Kb / 10P
   32Mx64 SDRAM DIMM based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD
M366S3253CTS SAMSUNG-M366S3253CTS Datasheet
159Kb / 11P
   32Mx64 SDRAM DIMM based on 32Mx8, 4Banks, 8K Refresh, 3.3V Synchronous DRAMs with SPD
M366S3323DTS SAMSUNG-M366S3323DTS Datasheet
175Kb / 11P
   32Mx64 SDRAM DIMM based on 16Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD
M366S3323CT0-C75 SAMSUNG-M366S3323CT0-C75 Datasheet
201Kb / 9P
   32Mx64 SDRAM DIMM based on 16Mx8, 4Banks, 4K Refresh, 3.3V Synchronous DRAMs with SPD
M464S1724DTS SAMSUNG-M464S1724DTS Datasheet
87Kb / 11P
   16Mx64 SDRAM SODIMM based on 8Mx16,4Banks,4K Refresh,3.3V Synchronous DRAMs with SPD
M464S1724CT1 SAMSUNG-M464S1724CT1 Datasheet
149Kb / 9P
   16Mx64 SDRAM SODIMM based on 8Mx16,4Banks,4K Refresh,3.3V Synchronous DRAMs with SPD
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com