NX25F011B
NX25F021B
NX25F041B
NexFlash Technologies, Inc.
5
PRELIMINARY NXSF016F-1201
12/12/01 ©
1
2
3
4
5
6
7
8
9
10
11
12
FUNCTIONAL OVERVIEW
An architectural block diagram of the NX25F011B,
NX25F021B, and NX25F041B is shown in Figure 2. Key
elements of the architecture include:
•
SPI Interface and Command Set Logic
•
Serial Flash Memory Array
•
Serial SRAM and Program Buffer
•
Write Protection Logic
•
Configuration and Status Registers
•
Device Information Sector
DEVICE INFORMATION SECTOR (DIS)
(READ ONLY)
NexFlash
1, 2 AND 4 M-BIT
SERIAL FLASH MEMORY ARRAY
512, 1024 AND 2048
BYTE-ADDRESSABLE
SECTORS OF 264 BYTES EACH
ORGANIZED IN 16, 32, AND 64
BLOCKS OF 32 SECTORS PER BLOCK
2112
8
8
8
SRAM (264 BYTES)
COLUMN DECODE, SENSE AMP LATCH
AND DATA COMPARE LOGIC
HIGH-VOLTAGE
GENERATORS
SECTOR-ADDRESS
LATCH
DATA
WRITE CONTROL
LOGIC
WP
HOLD OR
READ/BUSY
LOGIC
CONFIGURATION
REGISTER
STATUS
REGISTER
SPI
COMMAND
AND
CONTROL
LOGIC
BYTE-ADDRESS
LATCH/COUNTER
9
16
HOLD
OR R/
B
SCK
CS
SI
SO
Figure 2. NX25F011B, NX25F021B, and NX25F041B Architectural Block Diagram
Pin Descriptions
Package
The NX25F011B, NX25F021B, and NX25F041B are
available in a 28-pin TSOP (Type I) surface mount package.
The NX25F011B and NX25F021B are available in either an
8-pin SOIC and a 14-pin TSOP package (contact NexFlash
for information on the 14-pin TSOP package). The
NX25F041B is also available in a 28-pin SOIC package.
See Figure 3A, 3B and Table 1 for pin assignments. All
interface and supply pins are on one side of the TSOP
package. The “No Connect” (NC) pins are not connected to
the device, allowing the pads and the area around them to
be used for routing PCB system traces. The devices are
also available in a cost-effective and space-efficient
removable Serial Flash Module package.