Electronic Components Datasheet Search |
|
IDT7134SA35L48B Datasheet(PDF) 7 Page - Integrated Device Technology |
|
IDT7134SA35L48B Datasheet(HTML) 7 Page - Integrated Device Technology |
7 / 11 page 7 IDT7134SA/LA High-Speed 4K x 8 Dual-Port Static SRAM Military, Industrial and Commercial Temperature Ranges Timing Waveform of Read Cycle No. 1, Either Side(1,2,4) Timing Waveform of Read Cycle No. 2, Either Side(1,3) NOTES: 1. Timing depends on which signal is asserted last, OE or CE. 2. Timing depends on which signal is de-asserted first, OE or CE. 3. R/W = VIH. 4. Start of valid data depends on which timing becomes effective, tAOE, tACE or tAA 5. tAA for RAM Address Access and tSAA for Semaphore Address Access. ADDRESS DATAOUT PREVIOUS DATA VALID DATA VALID tOH tOH tAA(5) tRC 2720 drw 08 2720 drw 09 CE DATAOUT VALID DATA(4) tPD tAOE (4) tACE OE tHZ (2) tLZ (1) tLZ(1) tPU 50% 50% ICC ISB CURRENT tHZ(2) |
Similar Part No. - IDT7134SA35L48B |
|
Similar Description - IDT7134SA35L48B |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |