Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

P87C54EBLKA Datasheet(PDF) 8 Page - NXP Semiconductors

Part # P87C54EBLKA
Description  CMOS single-chip 8-bit microcontrollers
Download  21 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  PHILIPS [NXP Semiconductors]
Direct Link  http://www.nxp.com
Logo PHILIPS - NXP Semiconductors

P87C54EBLKA Datasheet(HTML) 8 Page - NXP Semiconductors

Back Button P87C54EBLKA Datasheet HTML 4Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 5Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 6Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 7Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 8Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 9Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 10Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 11Page - NXP Semiconductors P87C54EBLKA Datasheet HTML 12Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 21 page
background image
Philips Semiconductors
Preliminary specification
87C54/87C58
CMOS single-chip 8-bit microcontrollers
1996 Aug 16
3-222
Programmable Clock-Out
The 87C54/87C58 has a new feature. A 50% duty cycle clock can
be programmed to come out on P1.0. This pin, besides being a
regular I/O pin, has two alternate functions. It can be programmed
(1) to input the external clock for Timer/Counter 2 or (2) to output a
50% duty cycle clock ranging from 61Hz to 4MHz at a 16MHz
operating frequency.
To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in
T2CON) must be cleared and bit T20E in T2MOD must be set. Bit
TR2 (T2CON.2) also must be set to start the timer.
The Clock-Out frequency depends on the oscillator frequency and
the reload value of Timer 2 capture registers (RCAP2H, RCAP2L)
as shown in this equation:
OscillatorFrequency
4
(65536
* RCAP2H, RCAP2L)
In the Clock-Out mode Timer 2 roll-overs will not generate an
interrupt. This is similar to when it is used as a baud-rate generator.
It is possible to use Timer 2 as a baud-rate generator and a clock
generator simultaneously. Note, however, that the baud-rate and the
Clock-Out frequency will be the same.
Enhanced UART
The UART operates in all of the usual modes that are described in
the first section of this book for the 80C51. In addition the UART can
perform framing error detect by looking for missing stop bits, and
automatic address recognition. The 87C54/87C58 UART also fully
supports multiprocessor communication as does the standard
80C51 UART.
When used for framing error detect the UART looks for missing stop
bits in the communication. A missing bit will set the FE bit in the
SCON register. The FE bit shares the SCON.7 bit with SM0 and the
function of SCON.7 is determined by PCON.6 (SMOD0) (see
Figure 1). If SMOD0 is set then SCON.7 functions as FE. SCON.7
functions as SM0 when SMOD0 is cleared. When used as FE
SCON.7 can only be cleared by software. Refer to Figure 2.
Automatic Address Recognition
Automatic Address Recognition is a feature which allows the UART
to recognize certain addresses in the serial bit stream by using
hardware to make the comparisons. This feature saves a great deal
of software overhead by eliminating the need for the software to
examine every serial address which passes by the serial port. This
feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART
modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be
automatically set when the received byte contains either the “Given”
address or the “Broadcast” address. The 9 bit mode requires that
the 9th information bit is a 1 to indicate that the received information
is an address and not data. Automatic address recognition is shown
in Figure 3.
The 8 bit mode is called Mode 1. In this mode the RI flag will be set
if SM2 is enabled and the information received has a valid stop bit
following the 8 address bits and the information is either a Given or
Broadcast address.
Mode 0 is the Shift Register mode and SM2 is ignored.
Using the Automatic Address Recognition feature allows a master to
selectively communicate with one or more slaves by invoking the
Given slave address or addresses. All of the slaves may be
contacted by using the Broadcast address. Two special Function
Registers are used to define the slave’s address, SADDR, and the
address mask, SADEN. SADEN is used to define which bits in the
SADDR are to b used and which bits are “don’t care”. The SADEN
mask can be logically ANDed with the SADDR to create the “|Given”
address which the master will use for addressing each of the slaves.
Use of the Given address allows multiple slaves to be recognized
while excluding others. The following examples will help to show the
versatility of this scheme:
Slave 0
SADDR
=
1100 0000
SADEN
=
1111 1101
Given
=
1100 00X0
Slave 1
SADDR
=
1100 0000
SADEN
=
1111 1110
Given
=
1100 000X
In the above example SADDR is the same and the SADEN data is
used to differentiate between the two slaves. Slave 0 requires a 0 in
bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is
ignored. A unique address for Slave 0 would be 1100 0010 since
slave 1 requires a 0 in bit 1. A unique address for slave 1 would be
1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be
selected at the same time by an address which has bit 0 = 0 (for
slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed
with 1100 0000.
In a more complex system the following could be used to select
slaves 1 and 2 while excluding slave 0:
Slave 0
SADDR
=
1100 0000
SADEN
=
1111 1001
Given
=
1100 0XX0
Slave 1
SADDR
=
1110 0000
SADEN
=
1111 1010
Given
=
1110 0X0X
Slave 2
SADDR
=
1110 0000
SADEN
=
1111 1100
Given
=
1110 00XX
In the above example the differentiation among the 3 slaves is in the
lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be
uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and
it can be uniquely addressed by 1110 and 0101. Slave 2 requires
that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0
and 1 and exclude Slave 2 use address 1110 0100, since it is
necessary t make bit 2 = 1 to exclude slave 2.
The Broadcast Address for each slave is created by taking the
logical OR of SADDR and SADEN. Zeros in this result are teated as
don’t-cares. In most cases, interpreting the don’t-cares as ones, the
broadcast address will be FF hexadecimal.
Upon reset SADDR (SFR address 0A9H) and SADEN (SFR
address 0B9H) are loaded with 0s. This produces a given address
of all “don’t cares” as well as a Broadcast address of all “don’t
cares”. this effectively disables the Automatic Addressing mode and
allows the microcontroller to use standard 80C51 type UART drivers
which do not make use of this feature.
Reduced EMI Mode
The AO bit (AUXR.0) in the AUXR register, when set, disables the
ALE output.
8XC58 Reduced EMI Mode
AUXR (0X8E)
76
54
32
10
AO
AO:
Turns off ALE output.


Similar Part No. - P87C54EBLKA

ManufacturerPart #DatasheetDescription
logo
NXP Semiconductors
P87C54 PHILIPS-P87C54 Datasheet
380Kb / 62P
   80C51 8-bit microcontroller family 4K/8K/16K/32K ROM/OTP 128B/256B RAM low voltage 2.7 to 5.5 V, low power, high speed 30/33 MHz
2003 Jan 24
logo
Intel Corporation
P87C54 INTEL-P87C54 Datasheet
312Kb / 23P
   CHMOS SINGLE-CHIP 8-BIT MICROCONTROLLER
P87C54-1 INTEL-P87C54-1 Datasheet
312Kb / 23P
   CHMOS SINGLE-CHIP 8-BIT MICROCONTROLLER
P87C54-2 INTEL-P87C54-2 Datasheet
312Kb / 23P
   CHMOS SINGLE-CHIP 8-BIT MICROCONTROLLER
P87C54-24 INTEL-P87C54-24 Datasheet
312Kb / 23P
   CHMOS SINGLE-CHIP 8-BIT MICROCONTROLLER
More results

Similar Description - P87C54EBLKA

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
S380F7 SAMSUNG-S380F7 Datasheet
172Kb / 34P
   8-bit single-chip CMOS microcontrollers
logo
NXP Semiconductors
OM5234 PHILIPS-OM5234 Datasheet
106Kb / 10P
   CMOS single-chip 8-bit microcontrollers
1996 Nov 01
80C31X PHILIPS-80C31X Datasheet
280Kb / 22P
   CMOS single-chip 8-bit microcontrollers
1996 Aug 16
80C652 NXP-80C652 Datasheet
191Kb / 22P
   CMOS single-chip 8-bit microcontrollers
1997 Dec 05
80C31 PHILIPS-80C31 Datasheet
411Kb / 30P
   CMOS single-chip 8-bit microcontrollers
1996 Aug 16
80C652 PHILIPS-80C652 Datasheet
439Kb / 25P
   CMOS single-chip 8-bit microcontrollers
1996 Aug 15
83C652 PHILIPS-83C652 Datasheet
185Kb / 22P
   CMOS single-chip 8-bit microcontrollers
1997 Dec 05
logo
Samsung semiconductor
S3C9688 SAMSUNG-S3C9688 Datasheet
615Kb / 209P
   8-bit single-chip CMOS microcontrollers
logo
NXP Semiconductors
80C453 PHILIPS-80C453 Datasheet
262Kb / 23P
   CMOS single-chip 8-bit microcontrollers
1996 Aug 15
80C32 PHILIPS-80C32 Datasheet
663Kb / 62P
   CMOS single-chip 8-bit microcontrollers
1996 Aug 16
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com