Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

74ACT109PC Datasheet(PDF) 1 Page - Fairchild Semiconductor

Part # 74ACT109PC
Description  Dual JK Positive Edge-Triggered Flip-Flop
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  FAIRCHILD [Fairchild Semiconductor]
Direct Link  http://www.fairchildsemi.com
Logo FAIRCHILD - Fairchild Semiconductor

74ACT109PC Datasheet(HTML) 1 Page - Fairchild Semiconductor

  74ACT109PC Datasheet HTML 1Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 2Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 3Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 4Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 5Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 6Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 7Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 8Page - Fairchild Semiconductor 74ACT109PC Datasheet HTML 9Page - Fairchild Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 12 page
background image
tm
March 2007
©1988 Fairchild Semiconductor Corporation
www.fairchildsemi.com
74AC109, 74ACT109 Rev. 1.5
74AC109, 74ACT109
Dual JK Positive Edge-Triggered Flip-Flop
Features
ICC reduced by 50%
Outputs source/sink 24mA
ACT109 has TTL-compatible inputs
General Description
The AC/ACT109 consists of two high-speed completely
independent transition clocked JK flip-flops. The clocking
operation is independent of rise and fall times of the
clock waveform. The JK design allows operation as a
D-Type flip-flop (refer to AC/ACT74 data sheet) by
connecting the J and K inputs together.
Asynchronous Inputs:
– LOW input to SD (Set) sets Q to HIGH level
– LOW input to CD (Clear) sets Q to LOW level
– Clear and Set are independent of clock
– Simultaneous LOW on CD and SD makes both
Q and Q HIGH
Ordering Information
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
Connection Diagram
Pin Descriptions
Order
Number
Package
Number
Package Description
74AC109SC
M16A
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
74AC109SJ
M16D
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
74AC109MTC
MTC16
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
74ACT109SC
M16A
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
74AC109MTC
MTC16
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
74ACT109PC
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Pin Names
Description
J1, J2, K1, K2
Data Inputs
CP1, CP2
Clock Pulse Inputs
CD1, CD2
Direct Clear Inputs
SD1, SD2
Direct Set Inputs
Q1, Q2, Q1, Q2
Outputs
FACT™ is a trademark of Fairchild Semiconductor Corporation
.


Similar Part No. - 74ACT109PC

ManufacturerPart #DatasheetDescription
logo
Fairchild Semiconductor
74ACT109PC FAIRCHILD-74ACT109PC Datasheet
100Kb / 9P
   Dual JK Positive Edge-Triggered Flip-Flop
More results

Similar Description - 74ACT109PC

ManufacturerPart #DatasheetDescription
logo
Motorola, Inc
SN54LS109A MOTOROLA-SN54LS109A Datasheet
147Kb / 4P
   DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP
logo
AVG Semiconductors(HITE...
DV74ACT109 AVG-DV74ACT109 Datasheet
346Kb / 5P
   Dual JK Positive Edge-triggered Flip-Flop
logo
National Semiconductor ...
54F109DM NSC-54F109DM Datasheet
133Kb / 10P
   Dual JK Positive Edge-Triggered Flip-Flop
logo
Fairchild Semiconductor
74F109 FAIRCHILD-74F109 Datasheet
79Kb / 7P
   Dual JK Positive Edge-Triggered Flip-Flop
logo
National Semiconductor ...
54AC109 NSC-54AC109 Datasheet
167Kb / 8P
   Dual JK Positive Edge-Triggered Flip-Flop
logo
Fairchild Semiconductor
74F109 FAIRCHILD-74F109_00 Datasheet
80Kb / 7P
   Dual JK Positive Edge-Triggered Flip-Flop
74AC109 FAIRCHILD-74AC109 Datasheet
100Kb / 9P
   Dual JK Positive Edge-Triggered Flip-Flop
logo
Motorola, Inc
MC54F74109 MOTOROLA-MC54F74109 Datasheet
72Kb / 3P
   DUAL JK POSITIVE EDGE-TRIGGERED FLIP-FLOP
logo
National Semiconductor ...
54LS113 NSC-54LS113 Datasheet
98Kb / 6P
   Dual JK Edge-Triggered Flip-Flop
54ACT112 NSC-54ACT112_09 Datasheet
357Kb / 8P
   Dual JK Negative Edge-Triggered Flip-Flop
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com