Electronic Components Datasheet Search |
|
XR20M1172IL32 Datasheet(PDF) 11 Page - Exar Corporation |
|
XR20M1172IL32 Datasheet(HTML) 11 Page - Exar Corporation |
11 / 57 page XR20M1172 11 REV. 1.0.0 TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO After the last read or write transaction, the SPI master will set the SCL signal back to its idle state (LOW). 2.2 Device Reset The RESET# input resets the internal registers and the serial interface outputs in the UART to its default state (see Table 16). An active low pulse of longer than 40 ns duration will be required to activate the reset function in the device. 2.3 Internal Registers The M1172 has a set of enhanced registers for control, monitoring and data loading and unloading. The configuration register set is compatible to the industry standard ST16C550. These registers function as data holding registers (THR/RHR), interrupt status and control registers (ISR/IER), a FIFO control register (FCR), receive line status and control registers (LSR/LCR), modem status and control registers (MSR/MCR), programmable data rate (clock) divisor registers (DLL/DLM/DLD), and a user accessible Scratchpad Register (SPR). Beyond the general 16C550 features and capabilities, the M1172 offers enhanced feature registers (EFR, Xon/ Xoff 1, Xon/Xoff 2, TCR, TLR, TXLVL, RXLVL, IODir, IOState, IOIntEna, IOControl, EFCR and DLD) that provide automatic RTS and CTS hardware flow control, Xon/Xoff software flow control, automatic RS-485 half- duplex direction output enable/disable, TX and RX FIFO level counters, and programmable FIFO trigger level control. For complete details, see “Section 3.0, UART Internal Registers” on page 24. 2.4 IRQ# Output The IRQ# interrupt output changes according to the operating mode and enhanced features setup. Table 4 and 5 summarize the operating behavior for the transmitter and receiver. Also see Figures 21 through 35. FIGURE 10. SPI FIFO READ TABLE 4: IRQ# PIN OPERATION FOR TRANSMITTER Auto RS485 Mode FCR BIT-0 = 0 (FIFO DISABLED) FCR BIT-0 = 1 (FIFO ENABLED) IRQ# Pin NO HIGH = a byte in THR LOW = THR empty HIGH = FIFO above trigger level LOW = FIFO below trigger level or FIFO empty IRQ# Pin YES HIGH = a byte in THR LOW = transmitter empty HIGH = FIFO above trigger level LOW = FIFO below trigger level or transmitter empty TABLE 5: IRQ# PIN OPERATION FOR RECEIVER FCR BIT-0 = 0 (FIFO DISABLED) FCR BIT-0 = 1 (FIFO ENABLED) IRQ# Pin HIGH = no data LOW = 1 byte HIGH = FIFO below trigger level LOW = FIFO above trigger level SCLK D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0 last bit R/W A3 A2 A1 A0 CH1 CH0 X |
Similar Part No. - XR20M1172IL32 |
|
Similar Description - XR20M1172IL32 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |