Electronic Components Datasheet Search
Selected language     English  ā–¼

TDA4886A Datasheet(PDF) 8 Page - NXP Semiconductors

Part No. TDA4886A
Description  140 MHz video controller with I2C-bus
Download  52 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Maker  PHILIPS [NXP Semiconductors]
Homepage  http://www.nxp.com

 8 page
background image
1998 Dec 04
Philips Semiconductors
Product speciļ¬cation
140 MHz video controller with I2C-bus
1. Control bit FPOL = 0
The cathode voltage (DC-coupled) is divided by a
voltage divider and fed back to the IC. During the
output clamping pulse it is compared with an
adjustable feedback reference voltage with a range of
approximately 5.77 to 4.05 V. Any difference will lead
to a reference black level correction (control bit
PEDST = 0) or pedestal black level correction (control
bit PEDST = 1) by charging or discharging the
integrated capacitor which stores the black level
information between the output clamping pulses.
The DC voltages of the output stages should be
designed in such a way that the reference black
level/pedestal black level is within the range of
0.5 to 2.5 V.
For correct operation it is necessary that there is
enough headroom for ultra black signals (negative
brightness setting, pedestal black level if control bit
PEDST = 1). Any clipping with the video supply
voltage at the cathode can disturb the signal rise/fall
times or the black level stabilization.
2. Control bit FPOL = 1
For applications with AC-coupled cathodes the signal
outputs are fed back internally. During the output
clamping pulse they are compared with a feedback
reference voltage of approximately 0.75, 1.0, 1.25 or
1.5 V (depending on the values of control bits BLH2
and BLH1). These values ensure a good adaptability
to discrete and integrated post amplifiers as well.
For black level restoration the DAC outputs (FB/R1,
FB/R2 and FB/R3) with a range of approximately
5.77 to 4.05 V can be used.
The use of pedestal blanking allows a very simple
black level restoration with a DC diode clamp instead
of a complicated pulse restoration circuit because the
pedestal black level is the most negative output signal.
Clamping and blanking pulses
The pin CLI of TDA4886A can be directly connected to
pin CLBL of e.g. TDA4855 sync processor for input
clamping pulses and vertical blanking pulses.
The threshold for the input clamping pulse (typical 3 V) is
higher than the threshold for the vertical blanking pulse
(typical 1.4 V) but there must be no blanking during input
clamping. Thus vertical blanking only is enabled if no input
clamping is detected. For this reason the input clamping
pulse must have rise/fall times faster than 75 ns/V during
the transition from 1.2 to 3.5 V and vice versa. The internal
vertical blanking pulse will be delayed by typical 270 ns.
During the vertical blanking pulse at pin CLI signal
blanking, brightness blanking and with control bit
PEDST = 1 pedestal blanking will be activated. Input
clamping pulses during vertical blanking will not switch off
For proper input clamping the input signals have to be at
black level during the input clamping pulse.
An input pulse at pin HFB (e.g. horizontal flyback pulse)
will be scanned with two thresholds. If the input pulse
exceeds the first one (typical 1.4 V) signal blanking,
brightness blanking and if control bit PEDST = 1
pedestal blanking will be activated. If the input pulse
exceeds the second one (typical 3 V) additionally output
clamping will be activated. The vertical blanking pulse can
also be mixed with the horizontal flyback pulse at pin HFB.
On Screen Display (OSD)
If the fast blanking input signal at pin FBL exceeds the
threshold (typical 1.4 V) the input signals are blanked
(signal blanking) and OSD signals are enabled. Then any
signal at pins OSD1, OSD2 or OSD3 exceeding the same
threshold will create an insertion signal with an amplitude
of 120% of the nominal colour signal (approximately 74%
of the maximum colour signal). The amplitude can be
controlled by OSD contrast (driven by the I2C-bus) with a
range of 12 dB. The OSD signals are inserted at the same
point as the contrast controlled input signals and will be
treated with brightness and gain control like normal input
With control bit DISO = 1 the OSD signal insertion and fast
blanking (pin FBL) are disabled.
Subcontrast adjustment, contrast modulation
and beam current limiting
The pin LIM is a linear contrast control pin which allows
subcontrast setting, contrast modulation and beam current
limiting. The maximum contrast is defined by the actual
I2C-bus setting. Input signals at pin LIM act on video and
OSD signals and do not affect the contrast bit resolution.
To achieve brightness uniformity over the screen, scan
dependent contrast modulation is possible.

Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45  46  47  48  49  50  51  52 

Datasheet Download

Related Electronics Part Number

Part NumberComponents DescriptionHtml ViewManufacturer
TDA4886140 MHz video controller with I2C-bus 1 2 3 4 5 MoreNXP Semiconductors
TDA4885150 MHz video controller with I2C-bus 1 2 3 4 5 MoreNXP Semiconductors
LM1283140 MHz RGB Video Amplifier System with On Screen Display OSD 1 2 3 4 5 MoreNational Semiconductor (TI)
EL4390CTriple 80 MHz Video Amplifier with DC Restore 1 2 3 4 5 MoreElantec Semiconductor
DP83934CVUL-20MHz SONICTM-T Systems-Oriented Network Interface Controller with Twisted Pair Interface 1 2 3 4 5 MoreNational Semiconductor (TI)
ADV7324Multiformat 216 MHz Video Encoder with Six NSV 14-Bit DACs 1 2 3 4 5 MoreAnalog Devices
LM1269110 MHz I2C Compatible RGB Video Amplifier System with OSD & DACs 1 2 3 4 5 MoreNational Semiconductor (TI)
LM1262200 MHz I2C Compatible RGB Video Amplifier System with OSD and DACs 1 2 3 4 5 MoreNational Semiconductor (TI)
LM1279110 MHz RGB Video Amplifier System with OSD 1 2 3 4 5 MoreNational Semiconductor (TI)

Link URL

Does ALLDATASHEET help your business so far?  [ DONATE ]  

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Bookmark   |   Link Exchange   |   Manufacturer List
All Rights ReservedĀ© Alldatasheet.com 2003 - 2017    

Mirror Sites
English : Alldatasheet.com  , Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp  |   Russian : Alldatasheetru.com
Korean : Alldatasheet.co.kr   |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com  |   Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl