Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1150V18-333BZC Datasheet(PDF) 6 Page - Cypress Semiconductor

Part # CY7C1150V18-333BZC
Description  18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1150V18-333BZC Datasheet(HTML) 6 Page - Cypress Semiconductor

Back Button CY7C1150V18-333BZC Datasheet HTML 2Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 3Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 4Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 5Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 6Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 7Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 8Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 9Page - Cypress Semiconductor CY7C1150V18-333BZC Datasheet HTML 10Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 27 page
background image
CY7C1146V18
CY7C1157V18
CY7C1148V18
CY7C1150V18
Document Number: 001-06621 Rev. *C
Page 6 of 27
Pin Definitions
Pin Name
IO
Pin Description
DQ[x:0]
Input Output-
Synchronous
Data Input Output Signals. Inputs are sampled on the rising edge of K and K clocks when write
operations are valid. These pins drive out the requested data when a read operation is active. Valid
data is driven out on the rising edge of both the K and K clocks when read operations are active.
When read access is deselected, Q[x:0] are automatically tri-stated.
CY7C1146V18
− DQ[7:0]
CY7C1157V18
− DQ[8:0]
CY7C1148V18
− DQ[17:0]
CY7C1150V18
− DQ[35:0]
LD
Input-
Synchronous
Synchronous Load. This input is brought LOW when a bus cycle sequence is to be defined. This
definition includes address and read/write direction. All transactions operate on a burst of two data.
LD must meet the setup and hold times around edge of K.
NWS0, NWS1,
Input-
Synchronous
Nibble Write Select 0, 1
− Active LOW.(CY7C1146V18 Only) Sampled on the rising edge of the K
and K clocks when the write operation is active. It is used to select the nibble that is written into the
device NWS0 controls D[3:0] and NWS1 controls D[7:4].
All the Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write
Select causes the corresponding nibble of data to be ignored and not written into the device.
BWS0, BWS1,
BWS2, BWS3
Input-
Synchronous
Byte Write Select 0, 1, 2, and 3
− Active LOW. Sampled on the rising edge of the K and K clocks
when the Write operation is active. It is used to select the byte that is written into the device when
the current portion of the write operation is active. Bytes not written remain unaltered.
CY7C1157V18
− BWS0 controls D[8:0]
CY7C1148V18
− BWS0 controls D[8:0], and BWS1 controls D[17:9].
CY7C1148V18
− BWS0 controls D[8:0], BWS1 controls D[17:9], BWS2 controls D[26:18], and BWS3
controls D[35:27].
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select
causes the corresponding byte of data to be ignored and not written into the device.
A
Input-
Synchronous
Address Inputs. Sampled on the rising edge of the K clock during active read and write operations.
These address inputs are multiplexed for both read and write operations. Internally, the device is
organized as 2M x 8 (two arrays each of1M x 8) for CY7C1146V18, 2M x 9 (two arrays each of 1M
x 9) for CY7C1157V18, 1M x 18 (two arrays each of 512K x 18) for CY7C1148V18, and 512K x 36
(two arrays each of 256K x 18) for CY7C1150V18. All the address inputs are ignored when the
appropriate port is deselected.
R/W
Input-
Synchronous
Synchronous Read/Write Input. When LD is LOW, this input designates the access type (read
when R/W is HIGH, write when R/W is LOW) for loaded address. R/W must meet the setup and hold
times around edge of K.
QVLD
Valid Output
Indicator
Valid Output Indicator. The Q Valid indicates valid output data. QVLD is edge aligned with CQ and
CQ.
K
Input-
Clock
Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the device
and to drive out data through Q[x:0] when in single clock mode. All accesses are initiated on the rising
edge of K.
K
Input-
Clock
Negative Input Clock Input. K is used to capture synchronous inputs being presented to the device
and to drive out data through Q[x:0] when in single clock mode.
CQ
Clock Output Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input
clock (K) of the DDR-II+. The timings for the echo clocks are shown in the “Switching Characteristics”
on page 22.
CQ
Clock Output Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input
clock (K) of the DDR-II+. The timings for the echo clocks are shown in the “Switching Characteristics”
on page 22.
ZQ
Input
Output Impedance Matching Input. This input is used to tune the device outputs to the system data
bus impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor
connected between ZQ and ground. Alternatively, connect this pin directly to VDDQ, which enables
the minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.


Similar Part No. - CY7C1150V18-333BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C11501KV18 CYPRESS-CY7C11501KV18 Datasheet
854Kb / 29P
   18-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C11501KV18-400BZXC CYPRESS-CY7C11501KV18-400BZXC Datasheet
854Kb / 29P
   18-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C11501KV18-400BZXI CYPRESS-CY7C11501KV18-400BZXI Datasheet
854Kb / 29P
   18-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1150KV18 CYPRESS-CY7C1150KV18 Datasheet
885Kb / 29P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1150KV18-400BZC CYPRESS-CY7C1150KV18-400BZC Datasheet
885Kb / 29P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
More results

Similar Description - CY7C1150V18-333BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C11461KV18 CYPRESS-CY7C11461KV18 Datasheet
854Kb / 29P
   18-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1546KV18 CYPRESS-CY7C1546KV18 Datasheet
959Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1246V18 CYPRESS-CY7C1246V18 Datasheet
1Mb / 27P
   36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
logo
Renesas Technology Corp
RMQCHA3636DGBA RENESAS-RMQCHA3636DGBA_15 Datasheet
846Kb / 30P
   36-Mbit DDR??II SRAM 2-word Burst Architecture (2.0 Cycle Read latency)
logo
Cypress Semiconductor
CY7C1546V18 CYPRESS-CY7C1546V18 Datasheet
1Mb / 27P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1246KV18 CYPRESS-CY7C1246KV18 Datasheet
913Kb / 28P
   36-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C12461KV18 CYPRESS-CY7C12461KV18 Datasheet
895Kb / 29P
   36-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1266KV18 CYPRESS-CY7C1266KV18 Datasheet
919Kb / 28P
   36-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1166V18 CYPRESS-CY7C1166V18 Datasheet
1Mb / 27P
   18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
logo
Renesas Technology Corp
RMQCLA3636DGBA RENESAS-RMQCLA3636DGBA Datasheet
885Kb / 30P
   36-Mbit DDR™ II SRAM 2-word Burst Architecture (2.0 Cycle Read latency)
Dec. 01, 2014
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com