Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1364C-250AJXI Datasheet(PDF) 11 Page - Cypress Semiconductor

Part # CY7C1364C-250AJXI
Description  9-Mbit (256K x 32) Pipelined Sync SRAM
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1364C-250AJXI Datasheet(HTML) 11 Page - Cypress Semiconductor

Back Button CY7C1364C-250AJXI Datasheet HTML 7Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 8Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 9Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 10Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 11Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 12Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 13Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 14Page - Cypress Semiconductor CY7C1364C-250AJXI Datasheet HTML 15Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 18 page
background image
CY7C1364C
Document #: 38-05689 Rev. *E
Page 11 of 18
Switching Characteristics Over the Operating Range[12,13]
Parameter
Description
–250
–200
–166
Unit
Min.
Max.
Min.
Max.
Min.
Max.
tPOWER
VDD(Typical) to the First Access
[14]
1
11
ms
Clock
tCYC
Clock Cycle Time
4.0
5.0
6.0
ns
tCH
Clock HIGH
1.8
2.0
2.4
ns
tCL
Clock LOW
1.8
2.0
2.4
ns
Output Times
tCO
Data Output Valid after CLK Rise
2.8
3.0
3.5
ns
tDOH
Data Output Hold after CLK Rise
1.25
1.25
1.25
ns
tCLZ
Clock to Low-Z[15, 16, 17]
1.25
1.25
1.25
ns
tCHZ
Clock to High-Z[15, 16, 17]
1.25
2.8
1.25
3.0
1.25
3.5
ns
tOEV
OE LOW to Output Valid
2.8
3.0
3.5
ns
tOELZ
OE LOW to Output Low-Z[15, 16, 17]
0
0
0
ns
tOEHZ
OE HIGH to Output High-Z[15, 16, 17]
2.8
3.0
3.5
ns
Set-up Times
tAS
Address Set-up before CLK Rise
1.25
1.5
1.5
ns
tADS
ADSC, ADSP Set-up before CLK Rise
1.25
1.5
1.5
ns
tADVS
ADV Set-up before CLK Rise
1.25
1.5
1.5
ns
tWES
GW, BWE, BW[A:D] Set-up before CLK Rise
1.25
1.5
1.5
ns
tDS
Data Input Set-up before CLK Rise
1.25
1.5
1.5
ns
tCES
Chip Enable Set-up before CLK Rise
1.25
1.5
1.5
ns
Hold Times
tAH
Address Hold after CLK Rise
0.4
0.5
0.5
ns
tADH
ADSP, ADSC Hold after CLK Rise
0.4
0.5
0.5
ns
tADVH
ADV Hold after CLK Rise
0.4
0.5
0.5
ns
tWEH
GW, BWE, BW[A:D] Hold after CLK Rise
0.4
0.5
0.5
ns
tDH
Data Input Hold after CLK Rise
0.4
0.5
0.5
ns
tCEH
Chip Enable Hold after CLK Rise
0.4
0.5
0.5
ns
Notes:
12. Timing reference level is 1.5V when VDDQ = 3.3V and is 1.25V when VDDQ = 2.5V.
13. Test conditions shown in (a) of AC Test Loads unless otherwise noted.
14. This part has a voltage regulator internally; tPOWER is the time that the power needs to be supplied above VDD minimum initially before a Read or Write operation
can be initiated.
15. tCHZ, tCLZ,tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
16. At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same
data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed
to achieve High-Z prior to Low-Z under the same system conditions.
17. This parameter is sampled and not 100% tested.
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1364C-250AJXI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1364CV33 CYPRESS-CY7C1364CV33 Datasheet
567Kb / 21P
   9-Mbit (256 K 횞 32) Pipelined Sync SRAM
More results

Similar Description - CY7C1364C-250AJXI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1368C CYPRESS-CY7C1368C Datasheet
402Kb / 18P
   9-Mbit (256K x 32) Pipelined DCD Sync SRAM
CY7C1364B CYPRESS-CY7C1364B Datasheet
335Kb / 16P
   9-Mb (256K x 32) Pipelined Sync SRAM
CY7C1365C CYPRESS-CY7C1365C Datasheet
400Kb / 18P
   9-Mbit (256K x 32) Flow-Through Sync SRAM
CY7C1327G CYPRESS-CY7C1327G Datasheet
340Kb / 18P
   4-Mbit (256K x 18) Pipelined Sync SRAM
CY7C1327G CYPRESS-CY7C1327G_06 Datasheet
373Kb / 18P
   4-Mbit (256K x 18) Pipelined Sync SRAM
CY7C1366C CYPRESS-CY7C1366C_06 Datasheet
549Kb / 29P
   9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM
CY7C1366C CYPRESS-CY7C1366C Datasheet
458Kb / 27P
   9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM
CY7C1378C CYPRESS-CY7C1378C Datasheet
310Kb / 13P
   9-Mbit (256K x 32) Pipelined SRAM with NoBL??Architecture
CY7C1378B CYPRESS-CY7C1378B Datasheet
351Kb / 14P
   9-Mbit (256K x 32) Pipelined SRAM with NoBL Architecture
CY7C1339G CYPRESS-CY7C1339G_06 Datasheet
415Kb / 18P
   4-Mbit (128K x 32) Pipelined Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com