Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1463AV33-133BZI Datasheet(PDF) 1 Page - Cypress Semiconductor

Part # CY7C1463AV33-133BZI
Description  36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1463AV33-133BZI Datasheet(HTML) 1 Page - Cypress Semiconductor

  CY7C1463AV33-133BZI Datasheet HTML 1Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 2Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 3Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 4Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 5Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 6Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 7Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 8Page - Cypress Semiconductor CY7C1463AV33-133BZI Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 31 page
background image
36-Mbit (1M x 36/2 M x 18/512K x 72)
Flow-Through SRAM with NoBL™ Architecture
CY7C1461AV33
CY7C1463AV33
CY7C1465AV33
Cypress Semiconductor Corporation
198 Champion Court
San Jose
, CA 95134-1709
408-943-2600
Document #: 38-05356 Rev. *F
Revised July 09, 2007
Features
• No Bus Latency™ (NoBL™) architecture eliminates dead
cycles between write and read cycles
• Supports up to 133-MHz bus operations with zero wait
states
— Data is transferred on every clock
• Pin-compatible and functionally equivalent to ZBT™
devices
• Internally self timed output buffer control to eliminate the
need to use OE
• Registered inputs for flow through operation
• Byte Write capability
• 3.3V/2.5V IO power supply
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend
operation
• Synchronous self timed writes
• Asynchronous Output Enable
• CY7C1461AV33, CY7C1463AV33 available in
JEDEC-standard Pb-free 100-pin TQFP package, Pb-free
and non-Pb-free 165-Ball FBGA package. CY7C1465AV33
available in Pb-free and non-Pb-free 209-Ball FBGA
package
• Three chip enables for simple depth expansion
• Automatic Power down feature available using ZZ mode or
CE deselect
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• Burst Capability — linear or interleaved burst order
• Low standby power
Functional Description[1]
The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is a
3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow -through
Burst SRAM designed specifically to support unlimited true
back-to-back Read/Write operations without the insertion of
wait states. The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33
is equipped with the advanced No Bus Latency (NoBL) logic
required to enable consecutive Read/Write operations with
data being transferred on every clock cycle. This feature
dramatically improves the throughput of data through the
SRAM, especially in systems that require frequent Write-Read
transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BWX) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self timed write circuitry.
Three synchronous Chip Enables (CE1, CE2, CE3) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. To avoid bus contention,
the output drivers are synchronously tri-stated during the data
portion of a write sequence.
Selection Guide
133 MHz
100 MHz
Unit
Maximum Access Time
6.5
8.5
ns
Maximum Operating Current
310
290
mA
Maximum CMOS Standby Current
120
120
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.


Similar Part No. - CY7C1463AV33-133BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1463AV33-133BZI CYPRESS-CY7C1463AV33-133BZI Datasheet
511Kb / 29P
   36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1463AV33-133BZI CYPRESS-CY7C1463AV33-133BZI Datasheet
859Kb / 32P
   36 Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
More results

Similar Description - CY7C1463AV33-133BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1461AV33 CYPRESS-CY7C1461AV33_08 Datasheet
859Kb / 32P
   36 Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1461AV33 CYPRESS-CY7C1461AV33_06 Datasheet
511Kb / 29P
   36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1461AV25 CYPRESS-CY7C1461AV25 Datasheet
459Kb / 29P
   36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1371D CYPRESS-CY7C1371D_07 Datasheet
1,011Kb / 29P
   18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL??Architecture
CY7C1371DV25 CYPRESS-CY7C1371DV25 Datasheet
444Kb / 28P
   18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL??Architecture
CY7C1371C CYPRESS-CY7C1371C Datasheet
791Kb / 33P
   18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL Architecture
CY7C1460AV33 CYPRESS-CY7C1460AV33 Datasheet
395Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
CY7C1460AV25 CYPRESS-CY7C1460AV25_06 Datasheet
511Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
CY7C1471V33 CYPRESS-CY7C1471V33_07 Datasheet
1Mb / 32P
   72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1460AV33 CYPRESS-CY7C1460AV33_06 Datasheet
513Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com