CY14B101L
PRELIMINARY
Document #: 001-06400 Rev. *E
Page 10 of 18
AutoStore/Power Up RECALL
Parameter
Description
CY14B101L
Unit
Min
Max
tHRECALL [13]
Power Up RECALL Duration
20
ms
tSTORE [14, 15]
STORE Cycle Duration
12.5
ms
VSWITCH
Low Voltage Trigger Level
2.65
V
tVCCRISE
VCC Rise Time
150
µs
Software Controlled STORE/RECALL Cycle [16, 17, 18]
Parameter
Description
25 ns part
35 ns part
45 ns part
Unit
Min
Max
Min
Max
Min
Max
tRC
STORE/RECALL Initiation Cycle Time
25
35
45
ns
tAS
Address SetUp Time
0
0
0
ns
tCW
Clock Pulse Width
20
25
30
ns
tGHAX
Address Hold Time
1
1
1
ns
tRECALL
RECALL Duration
50
50
50
µs
tSS [19, 20]
Soft Sequence Processing Time
70
70
70
µs
Hardware STORE Cycle
Parameter
Description
CY14B101L
Unit
Min
Max
tDELAY [21]
Time allowed to complete SRAM Cycle
1
70
µs
tHLHX
Hardware STORE Pulse Width
15
ns
Notes
13. tHRECALL starts from the time VCC rises above VSWITCH.
14. If an SRAM write has not taken place since the last nonvolatile cycle, no STORE takes place.
15. Industrial grade devices require 15 ms max.
16. The software sequence is clocked with CE controlled or OE controlled READs.
17. The six consecutive addresses must be read in the order listed in the Table 1, “Mode Selection,” on page 5. WE must be HIGH during all six consecutive cycles.
18. A 600
Ω resistor must be connected to HSB to use the software command.
19. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register the command.
20. Commands like STORE and RECALL lock out IO until operation is complete, which further increases this time. See the specific command.
21. READ and WRITE cycles in progress before HSB are given this amount of time to complete.
[+] Feedback
[+] Feedback