Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

W9816G6CH-5 Datasheet(PDF) 7 Page - Winbond

Part # W9816G6CH-5
Description  512K 횞 2 BANKS 횞 16 BITS SDRAM
Download  43 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  WINBOND [Winbond]
Direct Link  http://www.winbond.com
Logo WINBOND - Winbond

W9816G6CH-5 Datasheet(HTML) 7 Page - Winbond

Back Button W9816G6CH-5 Datasheet HTML 3Page - Winbond W9816G6CH-5 Datasheet HTML 4Page - Winbond W9816G6CH-5 Datasheet HTML 5Page - Winbond W9816G6CH-5 Datasheet HTML 6Page - Winbond W9816G6CH-5 Datasheet HTML 7Page - Winbond W9816G6CH-5 Datasheet HTML 8Page - Winbond W9816G6CH-5 Datasheet HTML 9Page - Winbond W9816G6CH-5 Datasheet HTML 10Page - Winbond W9816G6CH-5 Datasheet HTML 11Page - Winbond Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 43 page
background image
W9816G6CH
Publication Release Date: June 10, 2005
- 7 -
Revision A0
7. FUNCTIONAL DESCRIPTION
7.1 Power Up and Initialization
The default power up state of the mode register is unspecified. The following power up and
initialization sequence need to be followed to guarantee the device being preconditioned to each user
specific needs during power up, all VCC and VCCQ pins must be ramp up simultaneously to the
specified voltage when the input signals are held in the "NOP" state. The power up voltage must not
exceed VCC +0.3V on any of the input pins or VCC supplies. After power up, an initial pause of 200
µS
is required followed by a precharge of all banks using the precharge command. To prevent data
contention on the DQ bus during power up, it is required that the DQM and CKE pins be held high
during the initial pause period. Once all banks have been precharged, the Mode Register Set
Command must be issued to initialize the Mode Register. An additional eight Auto Refresh cycles
(CBR) are also required before or after programming the Mode Register to ensure proper subsequent
operation.
7.2 Programming Mode Register
After initial power up, the Mode Register Set Command must be issued for proper device operation.
All banks must be in a precharged state and CKE must be high at least one cycle before the Mode
Register Set Command can be issued. The Mode Register Set Command is activated by the low
signals of RAS , CAS , CS and WE at the positive edge of the clock. The address input data
during this cycle defines the parameters to be set as shown in the Mode Register Operation table. A
new command may be issued following the mode register set command once a delay equal to tRSC has
elapsed. Please refer to the next page for Mode Register Set Cycle and Operation Table.
7.3 Bank Activate Command
The Bank Activate command must be applied before any Read or Write operation can be executed.
The operation is similar to RAS activate in EDO DRAM. The delay from when the Bank Activate
command is applied to when the first read or write operation can begin must not be less than the RAS
to CAS delay time (tRCD). Once a bank has been activated it must be precharged before another Bank
Activate command can be issued to the same bank. The minimum time interval between successive
Bank Activate commands to the same bank is determined by the RAS cycle time of the device (tRC).
The minimum time interval between interleaved Bank Activate commands (Bank A to Bank B and vice
versa) is the Bank-to-Bank delay time (tRRD). The maximum time that each bank can be held active is
specified as tRAS(max.).
7.4 Read and Write Access Modes
After a bank has been activated, a read or write cycle can be followed. This is accomplished by setting
RAS
high and CAS low at the clock rising edge after minimum of tRCD delay. WE pin voltage level
defines whether the access cycle is a read operation ( WE high), or a write operation ( WE low). The
address inputs determine the starting column address. Reading or writing to a different row within an
activated bank requires the bank be precharged and a new Bank Activate command be issued. When
more than one bank is activated, interleaved bank Read or Write operations are possible. By using the
programmed burst length and alternating the access and precharge operations between multiple
banks, seamless data access operation among many different pages can be realized. Read or Write
Commands can also be issued to the same bank or between active banks on every clock cycle.


Similar Part No. - W9816G6CH-5

ManufacturerPart #DatasheetDescription
logo
Winbond
W9816G6CB WINBOND-W9816G6CB Datasheet
1Mb / 42P
   512K 횞 2 BANKS 횞 16 BITS SDRAM
W9816G6CB-6 WINBOND-W9816G6CB-6 Datasheet
1Mb / 42P
   512K 횞 2 BANKS 횞 16 BITS SDRAM
W9816G6CB-7 WINBOND-W9816G6CB-7 Datasheet
1Mb / 42P
   512K 횞 2 BANKS 횞 16 BITS SDRAM
More results

Similar Description - W9816G6CH-5

ManufacturerPart #DatasheetDescription
logo
Winbond
W9816G6CB WINBOND-W9816G6CB Datasheet
1Mb / 42P
   512K 횞 2 BANKS 횞 16 BITS SDRAM
W9816G6IH WINBOND-W9816G6IH_10 Datasheet
721Kb / 42P
   512K 횞 2 BANKS 횞 16 BITS SDRAM
W9816G6IH WINBOND-W9816G6IH Datasheet
1Mb / 42P
   512K 횞 2 BANKS 횞 16 BITS SDRAM
W9812G6JH WINBOND-W9812G6JH Datasheet
662Kb / 42P
   2M 횞 4 BANKS 횞 16 BITS SDRAM
W9864G6GH WINBOND-W9864G6GH Datasheet
1Mb / 43P
   1M 횞 4 BANKS 횞 16 BITS SDRAM
W9825G6DH WINBOND-W9825G6DH Datasheet
1Mb / 44P
   4M 횞 4 BANKS 횞 16 BITS SDRAM
W9812G6IH WINBOND-W9812G6IH_10 Datasheet
665Kb / 42P
   2M 횞 4 BANKS 횞 16 BITS SDRAM
logo
NanoAmp Solutions, Inc.
N16D1633LPA NANOAMP-N16D1633LPA Datasheet
668Kb / 27P
   512K 횞 16 Bits 횞 2 Banks Low Power Synchronous DRAM
N16D1618LPA NANOAMP-N16D1618LPA Datasheet
668Kb / 27P
   512K 횞 16 Bits 횞 2 Banks Low Power Synchronous DRAM
logo
Winbond
W9825G6EH WINBOND-W9825G6EH Datasheet
1Mb / 42P
   4 M 횞 4 BANKS 횞 16 BITS SDRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com