Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7B9930V-5AXCT Datasheet(PDF) 2 Page - Cypress Semiconductor

Part # CY7B9930V-5AXCT
Description  High Speed Multifrequency PLL Clock Buffer
Download  11 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7B9930V-5AXCT Datasheet(HTML) 2 Page - Cypress Semiconductor

  CY7B9930V-5AXCT Datasheet HTML 1Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 2Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 3Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 4Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 5Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 6Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 7Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 8Page - Cypress Semiconductor CY7B9930V-5AXCT Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 11 page
background image
RoboClockII™ Junior,
CY7B9930V, CY7B9940V
Document Number: 38-07271 Rev. *C
Page 2 of 11
Block Diagram Description
Phase Frequency Detector and Filter
These two blocks accept signals from the REF inputs (REFA+,
REFA–, REFB+ or REFB–) and the FB input (FBKA). Correction
information is then generated to control the frequency of the
Voltage Controlled Oscillator (VCO). These two blocks, along
with the VCO, form a Phase-Locked Loop (PLL) that tracks the
incoming REF signal.
The RoboClockII
™ Junior has a flexible REF input scheme.
These inputs allow the use of either differential LVPECL or single
ended LVTTL inputs. To configure as single ended LVTTL inputs,
leave the complementary pin to 1.5V), then use the other input
pin as an LVTTL input. The REF inputs are also tolerant to hot
insertion.
The REF inputs can be changed dynamically. When changing
from one reference input to the other reference input of the same
frequency, the PLL is optimized to ensure that the clock outputs
period is not less than the calculated system budget (tMIN = tREF
(nominal reference clock period) – tCCJ (cycle-to-cycle jitter) –
tPDEV (max. period deviation)) while reacquiring lock.
VCO, Control Logic, and Divide Generator
The VCO accepts analog control inputs from the PLL filter block.
The FS control pin setting determines the nominal operational
frequency range of the divide by one output (fNOM) of the device.
fNOM is directly related to the VCO frequency. There are two
versions of the RoboClockII Junior, a low speed device
(CY7B9930V) where fNOM ranges from 12 MHz to 100 MHz, and
a high speed device (CY7B9940V), which ranges from 24 MHz
to 200 MHz. The FS setting for each device is shown in Table 1.
The fNOM frequency is seen on “divide-by-one” outputs.
Divide Matrix
The Divide Matrix is comprised of three independent banks: two
banks of clock outputs and one bank for feedback. Each clock
output bank has two pairs of low-skew, high fanout output buffers
([1:2]Q[A:B][0:1]), and an output disable (DIS[1:2]).
The feedback bank has one pair of low-skew, high fanout output
buffers (QFA[0:1]). One of these outputs may connect to the
selected feedback input (FBKA+). This feedback bank also has
two divider function selects FBDS[0:1].
The divide capabilities for each bank are shown in Table 2.
Output Disable Description
The outputs of Bank 1 and Bank 2 can be independently put into
a HOLD OFF or high impedance state. The combination of the
Output_Mode and DIS[1:2] inputs determines the clock outputs’
state for each bank. When the DIS[1:2] is LOW, the outputs of
the corresponding bank are enabled. When the DIS[1:2] is HIGH,
the outputs for that bank are disabled to a high impedance (HI-Z)
or HOLD OFF state depending on the Output_Mode input.
Table 3 defines the disabled output functions.
Table 1. Frequency Range Select
FS[1]
CY7B9930V
CY7B9940V
fNOM (MHz)
fNOM (MHz)
Min.
Max.
Min.
Max.
LOW
12
26
24
52
MID
24
52
48
100
HIGH
48
100
96
200[2]
Notes
1. The level to be set on FS is determined by the “nominal” operating frequency (fNOM) of the VCO. fNOM always appears on an output when the output is operating in
the undivided mode. The REF and FB are at fNOM when the output connected to FB is undivided.
2. The maximum output frequency is 200 MHz.
Table 2. Output Divider Function
Function
Selects
Output Divider Function
FBDS1
FBDS0
Bank 1
Bank 2
Feedback
Bank
LOW
LOW
/1
/1
/1
LOW
MID
/1
/1
/2
LOW
HIGH
/1
/1
/3
MID
LOW
/1
/1
/4
MID
MID
/1
/1
/5
MID
HIGH
/1
/1
/6
HIGH
LOW
/1
/1
/8
HIGH
MID
/1
/1
/10
HIGH
HIGH
/1
/1
/12
[+] Feedback


Similar Part No. - CY7B9930V-5AXCT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7B9930V-5AC CYPRESS-CY7B9930V-5AC Datasheet
158Kb / 9P
   High-Speed Multi-Frequency PLL Clock Buffer
CY7B9930V-5AI CYPRESS-CY7B9930V-5AI Datasheet
158Kb / 9P
   High-Speed Multi-Frequency PLL Clock Buffer
More results

Similar Description - CY7B9930V-5AXCT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7B9930V CYPRESS-CY7B9930V Datasheet
158Kb / 9P
   High-Speed Multi-Frequency PLL Clock Buffer
CY7B9973V CYPRESS-CY7B9973V Datasheet
167Kb / 8P
   High-Speed Multi-Output PLL Clock Buffer
CY7B993V CYPRESS-CY7B993V_11 Datasheet
586Kb / 18P
   High Speed Multi Phase PLL Clock Buffer
CY7B9945V CYPRESS-CY7B9945V Datasheet
110Kb / 10P
   High-speed Multi-phase PLL Clock Buffer
CY7B994V CYPRESS-CY7B994V Datasheet
292Kb / 14P
   High-Speed Multi-Phase PLL Clock Buffer
CY7B993V CYPRESS-CY7B993V_05 Datasheet
391Kb / 15P
   High-speed Multi-phase PLL Clock Buffer
CY7B9945V CYPRESS-CY7B9945V_07 Datasheet
261Kb / 11P
   High Speed Multi-phase PLL Clock Buffer
CY7B9945V CYPRESS-CY7B9945V_11 Datasheet
430Kb / 15P
   High Speed Multi-phase PLL Clock Buffer
CY7B9950 CYPRESS-CY7B9950_06 Datasheet
296Kb / 10P
   2.5/3.3V, 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B995 CYPRESS-CY7B995_07 Datasheet
383Kb / 13P
   2.5/3.3V 200-MHz High-Speed Multi-Phase PLL Clock Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com