Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C0430CV Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C0430CV
Description  10 Gb/s 3.3V QuadPort??DSE Family
Download  37 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C0430CV Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C0430CV Datasheet HTML 3Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 4Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 5Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 6Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 7Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 8Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 9Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 10Page - Cypress Semiconductor CY7C0430CV Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 37 page
background image
CY7C0430BV
CY7C0430CV
Document #: 38-06027 Rev. *B
Page 7 of 37
CNTRDP1
CNTRDP2
CNTRDP3
CNTRDP4
Counter Readback Input. When asserted LOW, the
internal address value of the counter will be read back on
the address lines. During CNTRD operation, both CNTLD
and CNTINC must be HIGH. Counter readback operation
has higher priority over mask register readback operation.
Counter readback operation is independent of port chip
enables. If address readback operation occurs with chip
enables active (CE0 = LOW, CE1 = HIGH), the data lines
(I/Os) will be three-stated. The readback timing will be
valid after one no-operation cycle plus tCD2 from the rising
edge of the next cycle.
MKRDP1
MKRDP2
MKRDP3
MKRDP4
Mask Register Readback Input. When asserted LOW,
the value of the mask register will be readback on address
lines. During mask register readback operation, all
counter and MKLD inputs must be HIGH (see Counter
and Mask Register Operations truth table). Mask register
readback operation is independent of port chip enables.
If address readback operation occurs with chip enables
active (CE0 = LOW, CE1 = HIGH), the data lines (I/Os) will
be three-stated. The readback will be valid after one
no-operation cycle plus tCD2 from the rising edge of the
next cycle.
CNTINTP1
CNTINTP2
CNTINTP3
CNTINTP4
Counter Interrupt Flag Output. Flag is asserted LOW
for one clock cycle when the counter wraps around to
location zero.
INTP1
INTP2
INTP3
INTP4
Interrupt Flag Output. Interrupt permits communications
between all four ports. The upper four memory locations
can be used for message passing. Example of operation:
INTP4 is asserted LOW when another port writes to the
mailbox location of Port 4. Flag is cleared when Port 4
reads the contents of its mailbox. The same operation is
applicable to ports 1, 2, and 3.
TMS
JTAG Test Mode Select Input. It controls the advance of
JTAG TAP state machine. State machine transitions occur
on the rising edge of TCK.
TCK
JTAG Test Clock Input. This can be CLK of any port or
an external clock connected to the JTAG TAP.
TDI
JTAG Test Data Input. This is the only data input. TDI
inputs will shift data serially in to the selected register.
TDO
JTAG Test Data Output. This is the only data output.
TDO transitions occur on the falling edge of TCK. TDO
normally three-stated except when captured data is
shifted out of the JTAG TAP.
CLKBIST
BIST Clock Input.
GND
Thermal Ground for Heat Dissipation.
VSS
Ground Input.
VDD
Power Input.
VSS1
Address Lines Ground Input.
VDD1
Address Lines Power Input.
VSS2
Data Lines Ground Input.
VDD2
Data Lines Power Input.
Pin Definitions (continued)
Port 1
Port 2
Port 3
Port 4
Description


Similar Part No. - CY7C0430CV

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C0430CV CYPRESS-CY7C0430CV Datasheet
946Kb / 37P
   10 Gb/s 3.3V QuadPort DSE Family
CY7C0430CV-133BGI CYPRESS-CY7C0430CV-133BGI Datasheet
946Kb / 37P
   10 Gb/s 3.3V QuadPort DSE Family
More results

Similar Description - CY7C0430CV

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C0430BV CYPRESS-CY7C0430BV Datasheet
827Kb / 37P
   10 Gb/s 3.3V QuadPort DSE Family
CY7C0430BV CYPRESS-CY7C0430BV_09 Datasheet
946Kb / 37P
   10 Gb/s 3.3V QuadPort DSE Family
logo
Vitesse Semiconductor C...
VSC7980 VITESSE-VSC7980 Datasheet
408Kb / 2P
   Up to 11.3 Gb/s 3.3V: VCSEL, DML, EML Laser/Modulator Driver Family
logo
Keysight Technologies
N4970A KEYSIGHT-N4970A Datasheet
2Mb / 6P
   PRBS generator 10 Gb/s
logo
Cypress Semiconductor
CY7C0430V CYPRESS-CY7C0430V Datasheet
935Kb / 36P
   3.3V 64K x 18 Synchronous QuadPort??Static RAM
logo
TriQuint Semiconductor
TGA4805-EPU TRIQUINT-TGA4805-EPU Datasheet
213Kb / 6P
   10 GB/s Differential Transimpedance Amplifier
logo
Eudyna Devices Inc
F0100604B EUDYNA-F0100604B Datasheet
1Mb / 9P
   10 Gb/s Receiver Transimpedance Amplifier
F0100404B EUDYNA-F0100404B Datasheet
462Kb / 10P
   3.3V/5V 1.25 Gb/s Receiver Transimpedance Amplifier
logo
ANADIGICS, Inc
ATA7609 ANADIGICS-ATA7609 Datasheet
178Kb / 12P
   10 Gb/s High Overload TIA
AMT8630 ANADIGICS-AMT8630 Datasheet
166Kb / 4P
   10 Gb/s 1310/1550nm PIN-TIA
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com