Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1323AV25-100BZC Datasheet(PDF) 11 Page - Cypress Semiconductor

Part # CY7C1323AV25-100BZC
Description  18-Mbit 4-Word Burst SRAM with DDR-I Architecture
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1323AV25-100BZC Datasheet(HTML) 11 Page - Cypress Semiconductor

Back Button CY7C1323AV25-100BZC Datasheet HTML 7Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 8Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 9Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 10Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 11Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 12Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 13Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 14Page - Cypress Semiconductor CY7C1323AV25-100BZC Datasheet HTML 15Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 18 page
background image
PRELIMINARY
CY7C1323AV25
Document #: 38-05501 Rev. *A
Page 11 of 18
is loaded into the instruction register upon power-up or
whenever the TAP controller is given a test logic reset state.
SAMPLE Z
The SAMPLE Z instruction causes the boundary scan register
to be connected between the TDI and TDO pins when the TAP
controller is in a Shift-DR state. The SAMPLE Z command puts
the output bus into a High-Z state until the next command is
given during the “Update IR” state.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the
instruction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the inputs and output pins is
captured in the boundary scan register.
The user must be aware that the TAP controller clock can only
operate at a frequency up to 10 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because
there is a large difference in the clock frequencies, it is
possible that during the Capture-DR state, an input or output
will undergo a transition. The TAP may then try to capture a
signal while in transition (metastable state). This will not harm
the device, but there is no guarantee as to the value that will
be captured. Repeatable results may not be possible.
To guarantee that the boundary scan register will capture the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller's capture set-up plus
hold times (tCS and tCH). The SRAM clock input might not be
captured correctly if there is no way in a design to stop (or
slow) the clock during a SAMPLE/PRELOAD instruction. If this
is an issue, it is still possible to capture all other signals and
simply ignore the value of the CK and CK captured in the
boundary scan register.
Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the
boundary scan register between the TDI and TDO pins.
PRELOAD allows an initial data pattern to be placed at the
latched parallel outputs of the boundary scan register cells
prior to the selection of another boundary scan test operation.
The shifting of data for the SAMPLE and PRELOAD phases
can occur concurrently when required—that is, while data
captured is shifted out, the preloaded data can be shifted in.
BYPASS
When the BYPASS instruction is loaded in the instruction
register and the TAP is placed in a Shift-DR state, the bypass
register is placed between the TDI and TDO pins. The
advantage of the BYPASS instruction is that it shortens the
boundary scan path when multiple devices are connected
together on a board.
EXTEST
The EXTEST instruction enables the preloaded data to be
driven out through the system output pins. This instruction also
selects the boundary scan register to be connected for serial
access between the TDI and TDO in the shift-DR controller
state.
EXTEST Output Bus Three-state
IEEE Standard 1149.1 mandates that the TAP controller be
able to put the output bus into a three-state mode.
The boundary scan register has a special bit located at bit #47.
When this scan cell, called the “extest output bus three-state”,
is latched into the preload register during the “Update-DR”
state in the TAP controller, it will directly control the state of the
output (Q-bus) pins, when the EXTEST is entered as the
current instruction. When HIGH, it will enable the output
buffers to drive the output bus. When LOW, this bit will place
the output bus into a High-Z condition.
This bit can be set by entering the SAMPLE/PRELOAD or
EXTEST command, and then shifting the desired bit into that
cell, during the “Shift-DR” state. During “Update-DR”, the value
loaded into that shift-register cell will latch into the preload
register. When the EXTEST instruction is entered, this bit will
directly control the output Q-bus pins. Note that this bit is
pre-set HIGH to enable the output when the device is
powered-up, and also when the TAP controller is in the
“Test-Logic-Reset” state.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.


Similar Part No. - CY7C1323AV25-100BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1323BV25 CYPRESS-CY7C1323BV25 Datasheet
811Kb / 18P
   18-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1323BV25-167BZC CYPRESS-CY7C1323BV25-167BZC Datasheet
811Kb / 18P
   18-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1323BV25-167BZI CYPRESS-CY7C1323BV25-167BZI Datasheet
811Kb / 18P
   18-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1323BV25-167BZXC CYPRESS-CY7C1323BV25-167BZXC Datasheet
811Kb / 18P
   18-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1323BV25-167BZXI CYPRESS-CY7C1323BV25-167BZXI Datasheet
811Kb / 18P
   18-Mbit 4-Word Burst SRAM with DDR-I Architecture
More results

Similar Description - CY7C1323AV25-100BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1323BV25 CYPRESS-CY7C1323BV25 Datasheet
811Kb / 18P
   18-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1308DV25 CYPRESS-CY7C1308DV25 Datasheet
811Kb / 18P
   9-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1317CV18 CYPRESS-CY7C1317CV18 Datasheet
696Kb / 31P
   18-Mbit DDR-II SRAM 4-Word Burst Architecture
CY7C1308DV25C CYPRESS-CY7C1308DV25C Datasheet
675Kb / 18P
   9 Mbit DDR I SRAM 4-Word Burst Architecture
CY7C1317AV18 CYPRESS-CY7C1317AV18 Datasheet
492Kb / 20P
   18-Mbit DDR-II SRAM 4-Word Burst Architecture
CY7C1308CV25 CYPRESS-CY7C1308CV25 Datasheet
367Kb / 18P
   9-Mbit 4-Word Burst SRAM with DDR-I Architecture
CY7C1317BV18 CYPRESS-CY7C1317BV18 Datasheet
479Kb / 28P
   18-Mbit DDR-II SRAM 4-Word Burst Architecture
CY7C1318CV18 CYPRESS-CY7C1318CV18_11 Datasheet
1Mb / 29P
   18-Mbit DDR II SRAM 2-Word Burst Architecture
CY7C1319KV18 CYPRESS-CY7C1319KV18_13 Datasheet
503Kb / 31P
   18-Mbit DDR II SRAM Four-Word Burst Architecture
CY7C1316BV18 CYPRESS-CY7C1316BV18_06 Datasheet
515Kb / 28P
   18-Mbit DDR-II SRAM 2-Word Burst Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com