Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1311CV18-167BZI Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1311CV18-167BZI
Description  18-Mbit QDR??II SRAM 4-Word Burst Architecture
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1311CV18-167BZI Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1311CV18-167BZI Datasheet HTML 3Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 4Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 5Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 6Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 7Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 8Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 9Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 10Page - Cypress Semiconductor CY7C1311CV18-167BZI Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 31 page
background image
CY7C1311CV18, CY7C1911CV18
CY7C1313CV18, CY7C1315CV18
Document Number: 001-07165 Rev. *C
Page 7 of 31
CQ
Echo Clock
CQ Referenced with Respect to C. This is a free-running clock and is synchronized to the input clock
for output data (C) of the QDR-II. In single clock mode, CQ is generated with respect to K. The timing for
the echo clocks is shown in Switching Characteristics on page 24.
CQ
Echo Clock
CQ is referenced with Respect to C. This is a free-running clock and is synchronized to the input clock
for output data (C) of the QDR-II. In single clock mode, CQ is generated with respect to K. The timing for
the echo clocks is shown in Switching Characteristics on page 24.
ZQ
Input
Output Impedance Matching input. This input is used to tune the device outputs to the system data bus
impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor connected
between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which enables the
minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.
DOFF
Input
DLL Turn Off
− Active LOW. Connecting this pin to ground turns off the DLL inside the device. The
timings in the DLL turned off differs from those listed in this data sheet. For normal operation, this pin can
be connected to a pull up through a 10 K
Ω or less pull up resistor. The device behaves in QDR-I mode
when the DLL is turned off. In this mode, the device can be operated at a frequency of up to 167 MHz
with QDR-I timing.
TDO
Output
TDO for JTAG.
TCK
Input
TCK Pin for JTAG.
TDI
Input
TDI Pin for JTAG.
TMS
Input
TMS Pin for JTAG.
NC
N/A
Not Connected to the Die. Can be tied to any voltage level.
NC/36M
N/A
Not Connected to the Die. Can be tied to any voltage level.
NC/72M
N/A
Not Connected to the Die. Can be tied to any voltage level.
NC/144M
N/A
Not Connected to the Die. Can be tied to any voltage level.
NC/288M
N/A
Not Connected to the Die. Can be tied to any voltage level.
VREF
Input-
Reference
Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC
measurement points.
VDD
Supply
Power Supply Inputs to the Core of the Device.
VSS
Ground
Ground for the Device.
VDDQ
Power Supply Power Supply Inputs for the Outputs of the Device.
Pin Definitions (continued)
Pin Name
IO
Pin Description
[+] Feedback


Similar Part No. - CY7C1311CV18-167BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1311CV18-200BZC CYPRESS-CY7C1311CV18-200BZC Datasheet
1Mb / 29P
   18-Mbit QDR짰 II SRAM 4-Word Burst Architecture
CY7C1311CV18-250BZC CYPRESS-CY7C1311CV18-250BZC Datasheet
1Mb / 29P
   18-Mbit QDR짰 II SRAM 4-Word Burst Architecture
More results

Similar Description - CY7C1311CV18-167BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1311BV18 CYPRESS-CY7C1311BV18 Datasheet
259Kb / 23P
   18-Mbit QDR-II SRAM 4-Word Burst Architecture
CY7C1311BV18 CYPRESS-CY7C1311BV18_06 Datasheet
505Kb / 28P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1311BV18 CYPRESS-CY7C1311BV18_11 Datasheet
1Mb / 32P
   18-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1311JV18 CYPRESS-CY7C1311JV18 Datasheet
689Kb / 27P
   18-Mbit QDR II SRAM 4-Word Burst Architecture
CY7C1310BV18 CYPRESS-CY7C1310BV18_07 Datasheet
1Mb / 28P
   18-Mbit QDR??II SRAM 2 Word Burst Architecture
CY7C1310CV18 CYPRESS-CY7C1310CV18 Datasheet
1Mb / 26P
   18-Mbit QDR-II??SRAM 2-Word Burst Architecture
CY7C1310BV18 CYPRESS-CY7C1310BV18 Datasheet
262Kb / 25P
   18-Mbit QDR-II SRAM 2-Word Burst Architecture
CY7C1310JV18 CYPRESS-CY7C1310JV18 Datasheet
639Kb / 26P
   18 Mbit QDR-II SRAM 2-Word Burst Architecture
CY7C1511KV18 CYPRESS-CY7C1511KV18_09 Datasheet
837Kb / 31P
   72-Mbit QDR II SRAM 4-Word Burst Architecture
CY7C1561KV18 CYPRESS-CY7C1561KV18 Datasheet
833Kb / 28P
   72-Mbit QDR-II SRAM 4-Word Burst Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com