Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY28551LFXCT Datasheet(PDF) 4 Page - Cypress Semiconductor

Part # CY28551LFXCT
Description  Universal Clock Generator for Intel, VIA, and SIS짰
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY28551LFXCT Datasheet(HTML) 4 Page - Cypress Semiconductor

  CY28551LFXCT Datasheet HTML 1Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 2Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 3Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 4Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 5Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 6Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 7Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 8Page - Cypress Semiconductor CY28551LFXCT Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 30 page
background image
CY28551
Document #: 001-05675 Rev. *C
Page 4 of 30
Frequency Select Pins (FS[D:A])
To achieve host clock frequency selection, apply the appro-
priate logic levels to FS_A, FS_B, FS_C, and FS_D inputs
prior to VTT_PWRGD# assertion (as seen by the clock synthe-
sizer). When VTT_PWRGD# is sampled LOW by the clock
chip (indicating processor VTT voltage is stable), the clock
chip samples the FS_A, FS_B, FS_C, and FS_D input values.
For all logic levels of FS_A, FS_B, FS_C, FS_D, and FS_E,
VTT_PWRGD# employs a one-shot functionality, in that once
a valid LOW on VTT_PWRGD# has been sampled, all further
VTT_PWRGD#, FS_A, FS_B, FS_C, and FS_D transitions will
be ignored, except in test mode.
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
initialize to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required. The interface cannot be used during system
operation for power management functions.
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. For byte write and byte read operations, the
system controller can access individually indexed bytes. The
offset of the indexed byte is encoded in the command code,
as described in Table 2.
The block write and block read protocol is outlined in Table 3,
while Table 4 outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11010010 (D2h).
Table 1. Frequency Select Table
FSD
FSC
FSB
FSA
Frequency Table (ROM)
FSEL3 FSEL2
FSEL1 FSEL0
CPU0
CPU1
SRC
LINK
PCI
CPU VCO
CPU PLL
Gear
Constant
(G)
CPU
M
CPU
N
PCIE
VCO
SRC PLL
Gear
Constant
PCIE
M
PCIE
N
0
0
0
0
266.6666667 266.6666667
100
66.6667
33.3333
800
80
60
200
800
30
60
200
0
0
0
1
133.3333333 133.3333333
100
66.6667
33.3333
800
40
60
200
800
30
60
200
0
0
1
0
200
200
100
66.6667
33.3333
800
60
60
200
800
30
60
200
0
0
1
1
166.6666667 166.6666667
100
66.6667
33.3333 666.6666667
60
63
175
800
30
60
200
0
1
0
0
333.3333333 333.3333333
100
66.6667
33.3333 666.6666667
120
63
175
800
30
60
200
0
1
0
1
100
100
100
66.6667
33.3333
800
30
60
200
800
30
60
200
0
1
1
0
400
400
100
66.6667
33.3333
800
120
60
200
800
30
60
200
0
1
1
1
200
250
100
66.6667
33.3333
1000
60
60
250
800
30
60
200
1
0
0
0
266.6666667 266.6666667
100 133.3333 33.3333
800
80
60
200
800
30
60
200
1
0
0
1
133.3333333 133.3333333
100 133.3333 33.3333
800
40
60
200
800
30
60
200
1
0
1
0
200
200
100 133.3333 33.3333
800
60
60
200
800
30
60
200
1
0
1
1
166.6666667 166.6666667
100 133.3333 33.3333 666.6666667
60
63
175
800
30
60
200
1
1
0
0
333.3333333 333.3333333
100 133.3333 33.3333 666.6666667
120
63
175
800
30
60
200
1
1
0
1
100
100
100 133.3333 33.3333
800
30
60
200
800
30
60
200
1
1
1
0
400
400
100 133.3333 33.3333
800
120
60
200
800
30
60
200
1
1
1
1
200
250
100 133.3333 33.3333
1000
60
60
250
800
30
60
200
Table 2. Command Code Definition
Bit
Description
7
0 = Block read or block write operation, 1 = Byte read or byte write operation
(6:0)
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be
'0000000'


Similar Part No. - CY28551LFXCT

ManufacturerPart #DatasheetDescription
logo
Silicon Laboratories
CY28551LFXCT SILABS-CY28551LFXCT Datasheet
1Mb / 29P
   Universal Clock Generator for Intel, VIA, and SIS짰
More results

Similar Description - CY28551LFXCT

ManufacturerPart #DatasheetDescription
logo
Silicon Laboratories
CY28551-3 SILABS-CY28551-3 Datasheet
1Mb / 29P
   Universal Clock Generator for Intel, VIA and SIS짰
CY28551 SILABS-CY28551 Datasheet
1Mb / 29P
   Universal Clock Generator for Intel, VIA, and SIS짰
logo
Cypress Semiconductor
CY28551-3 CYPRESS-CY28551-3 Datasheet
887Kb / 29P
   Universal Clock Generator for Intel, VIA and SIS짰
logo
SpectraLinear Inc
CY28439 SPECTRALINEAR-CY28439 Datasheet
192Kb / 21P
   Clock Generator for Intel Grantsdale Chipset
CY28439-2 SPECTRALINEAR-CY28439-2 Datasheet
192Kb / 21P
   Clock Generator for Intel Grantsdale Chipset
logo
Cypress Semiconductor
CY28441 CYPRESS-CY28441 Datasheet
261Kb / 20P
   Clock Generator for Intel Alviso Chipset
logo
SpectraLinear Inc
CY28410 SPECTRALINEAR-CY28410 Datasheet
219Kb / 17P
   Clock Generator for Intel Grantsdale Chipset
CY28435 SPECTRALINEAR-CY28435 Datasheet
200Kb / 22P
   Clock Generator for Intel Grantsdale Chipset
CY28437 SPECTRALINEAR-CY28437 Datasheet
194Kb / 22P
   Clock Generator for Intel Grantsdale Chipset
CY28442 SPECTRALINEAR-CY28442 Datasheet
190Kb / 21P
   Clock Generator for Intel Alviso Chipset
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com