Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

ADSP-21061KS-133 Datasheet(PDF) 10 Page - Analog Devices

Part # ADSP-21061KS-133
Description  DSP Microcomputer Family
Download  47 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

ADSP-21061KS-133 Datasheet(HTML) 10 Page - Analog Devices

Back Button ADSP-21061KS-133 Datasheet HTML 6Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 7Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 8Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 9Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 10Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 11Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 12Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 13Page - Analog Devices ADSP-21061KS-133 Datasheet HTML 14Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 47 page
background image
–10–
ADSP-21061/ADSP-21061L
REV. B
Pin
Type
Function
SBTS
I/S
Suspend Bus Three-State. External devices can assert
SBTS (low) to place the external bus address,
data, selects, and strobes in a high impedance state for the following cycle. If the ADSP-21061
attempts to access external memory while
SBTS is asserted, the processor will halt and the memory
access will not be completed until
SBTS is deasserted. SBTS should only be used to recover from
PAGE faults or host processor/ADSP-21061 deadlock.
IRQ
2-0
I/A
Interrupt Request Lines. May be either edge-triggered or level-sensitive.
FLAG3-0
I/O/A
Flag Pins. Each is configured via control bits as either an input or an output. As an input, it can be
tested as a condition. As an output, it can be used to signal external peripherals.
TIMEXP
O
Timer Expired. Asserted for four cycles when the timer is enabled and TCOUNT decrements to
zero.
HBR
I/A
Host Bus Request. Must be asserted by a host processor to request control of the ADSP-21061’s
external bus. When
HBR is asserted in a multiprocessing system, the ADSP-21061 that is bus master
will relinquish the bus and assert
HBG. To relinquish the bus, the ADSP-21061 places the address,
data, select, and strobe lines in a high impedance state.
HBR has priority over all ADSP-21061 bus
requests (
BR
6-1) in a multiprocessing system.
HBG
I/O
Host Bus Grant. Acknowledges an
HBR bus request, indicating that the host processor may take
control of the external bus.
HBG is asserted (held low) by the ADSP-21061 until HBR is released. In a
multiprocessing system,
HBG is output by the ADSP-21061 bus master and is monitored by all others.
CS
I/A
Chip Select. Asserted by host processor to select the ADSP-21061.
REDY (O/D)
O
Host Bus Acknowledge. The ADSP-2106x deasserts REDY (low) to add wait states to an asynchro-
nous access of its internal memory or IOP registers by a host. Open drain output (O/D) by default; can
be programmed in ADREDY bit of SYSCON register to be active drive (A/D). REDY will only be
output if the
CS and HBR inputs are asserted.
DMAR1
I/A
DMA Request 1 (DMA Channel 7).
DMAR2
I/A
DMA Request 2 (DMA Channel 6).
DMAG1
O/T
DMA Grant 1 (DMA Channel 7).
DMAG2
O/T
DMA Grant 2 (DMA Channel 6).
BR
6-1
I/O/S
Multiprocessing Bus Requests. Used by multiprocessing ADSP-21061s to arbitrate for bus master-
ship. An ADSP-21061 only drives its own
BRx line (corresponding to the value of its ID
2-0 inputs) and
monitors all others. In a multiprocessor system with less than six ADSP-21061s, the unused
BRx pins
should be tied high; the processor’s own
BRx line must not be tied high or low because it is an output.
ID2-0
I
Multiprocessing ID. Determines which multiprocessing bus request (
BR1–BR6) is used by ADSP-
21061. ID = 001 corresponds to
BR1, ID = 010 corresponds to BR2, etc. ID = 000 in single-processor
systems. These lines are a system configuration selection which should be hardwired or only changed at
reset.
RPBA
I/S
Rotating Priority Bus Arbitration Select. When RPBA is high, rotating priority for multiprocessor
bus arbitration is selected. When RPBA is low, fixed priority is selected. This signal is a system con-
figuration selection which must be set to the same value on every ADSP-21061. If the value of RPBA is
changed during system operation, it must be changed in the same CLKIN cycle on every ADSP-21061.
CPA (O/D)
I/O
Core Priority Access. Asserting its
CPA pin allows the core processor of an ADSP-21061 bus slave
to interrupt background DMA transfers and gain access to the external bus.
CPA is an open drain
output that is connected to all ADSP-2106Ls in the system. The
CPA pin has an internal 5 k
Ω pull-up
resistor. If core access priority is not required in a system, the
CPA pin should be left unconnected.
DTx
O
Data Transmit (Serial Ports 0, 1). Each DT pin has a 50 k
Ω internal pull-up resistor.
DRx
I
Data Receive (Serial Ports 0, 1). Each DR pin has a 50 k
Ω internal pull-up resistor.
TCLKx
I/O
Transmit Clock (Serial Ports 0, 1). Each TCLK pin has a 50 k
Ω internal pull-up resistor.
RCLKx
I/O
Receive Clock (Serial Ports 0, 1). Each RCLK pin has a 50 k
Ω internal pull-up resistor.


Similar Part No. - ADSP-21061KS-133

ManufacturerPart #DatasheetDescription
logo
Analog Devices
ADSP-21061KS-133 AD-ADSP-21061KS-133 Datasheet
870Kb / 52P
   Commercial Grade SHARC DSP Microcomputer
REV. D
More results

Similar Description - ADSP-21061KS-133

ManufacturerPart #DatasheetDescription
logo
Analog Devices
ADSP21062 AD-ADSP21062 Datasheet
338Kb / 48P
   DSP Microcomputer Family
REV. B
ADSP-21060C AD-ADSP-21060C Datasheet
478Kb / 48P
   ADSP-21060 Industrial SHARC DSP Microcomputer Family
REV. B
ADSP-21060LCW-133 AD-ADSP-21060LCW-133 Datasheet
479Kb / 48P
   ADSP-21060 Industrial SHARC DSP Microcomputer Family
REV. B
ADSP-2185L AD-ADSP-2185L Datasheet
223Kb / 31P
   DSP Microcomputer
ADSP-2186M AD-ADSP-2186M Datasheet
288Kb / 40P
   DSP Microcomputer
REV. 0
ADSP-2183 AD-ADSP-2183 Datasheet
252Kb / 31P
   DSP Microcomputer
REV. C
ADSP-2184 AD-ADSP-2184 Datasheet
213Kb / 31P
   DSP Microcomputer
REV. 0
ADSP-2184L AD-ADSP-2184L Datasheet
216Kb / 31P
   DSP Microcomputer
REV. 0
ADSP-2184 AD-ADSP-2184_15 Datasheet
216Kb / 31P
   DSP Microcomputer
REV. 0
ADSP-2185 AD-ADSP-2185_15 Datasheet
291Kb / 32P
   DSP Microcomputer
REV. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com