Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY7C1411JV18-300BZXC Datasheet(PDF) 10 Page - Cypress Semiconductor

Part # CY7C1411JV18-300BZXC
Description  36-Mbit QDR-II SRAM 4-Word Burst Architecture
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1411JV18-300BZXC Datasheet(HTML) 10 Page - Cypress Semiconductor

Back Button CY7C1411JV18-300BZXC Datasheet HTML 6Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 7Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 8Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 9Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 10Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 11Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 12Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 13Page - Cypress Semiconductor CY7C1411JV18-300BZXC Datasheet HTML 14Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 28 page
background image
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
Document Number: 001-12557 Rev. *C
Page 10 of 28
Truth Table
The truth table for CY7C1411JV18, CY7C1426JV18, CY7C1413JV18, and CY7C1415JV18 follows. [2, 3, 4, 5, 6, 7]
Operation
K
RPS WPS
DQ
DQ
DQ
DQ
Write Cycle:
Load address on the rising
edge of K; input write data
on two consecutive K and
K rising edges.
L-H
H [8]
L [9] D(A) at K(t + 1)
↑ D(A + 1) at K(t + 1)↑ D(A + 2) at K(t + 2)↑ D(A + 3) at K(t + 2)↑
Read Cycle:
Load address on the rising
edge of K; wait one and a
half cycle; read data on
two consecutive C and C
rising edges.
L-H
L [9]
XQ(A) at C(t + 1)
↑ Q(A + 1) at C(t + 2)↑ Q(A + 2) at C(t + 2)↑ Q(A + 3) at C(t + 3)↑
NOP: No Operation
L-H
H
H
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock Stopped
Stopped
X
X
Previous State
Previous State
Previous State
Previous State
Write Cycle Descriptions
The write cycle description table for CY7C1411JV18 and CY7C1413JV18 follows. [2, 10]
BWS0/
NWS0
BWS1/
NWS1
K
K
Comments
L
L
L–H
During the data portion of a write sequence
:
CY7C1411JV18
− both nibbles (D
[7:0]) are written into the device,
CY7C1413JV18
− both bytes (D
[17:0]) are written into the device.
L
L
L-H During the data portion of a write sequence
:
CY7C1411JV18
− both nibbles (D
[7:0]) are written into the device,
CY7C1413JV18
− both bytes (D
[17:0]) are written into the device.
L
H
L–H
During the data portion of a write sequence
:
CY7C1411JV18
− only the lower nibble (D
[3:0]) is written into the device, D[7:4] remains unaltered.
CY7C1413JV18
− only the lower byte (D
[8:0]) is written into the device, D[17:9] remains unaltered.
L
H
L–H During the data portion of a write sequence
:
CY7C1411JV18
− only the lower nibble (D
[3:0]) is written into the device, D[7:4] remains unaltered.
CY7C1413JV18
− only the lower byte (D
[8:0]) is written into the device, D[17:9] remains unaltered.
H
L
L–H
During the data portion of a write sequence
:
CY7C1411JV18
− only the upper nibble (D
[7:4]) is written into the device, D[3:0] remains unaltered.
CY7C1413JV18
− only the upper byte (D
[17:9]) is written into the device, D[8:0] remains unaltered.
H
L
L–H During the data portion of a write sequence
:
CY7C1411JV18
− only the upper nibble (D
[7:4]) is written into the device, D[3:0] remains unaltered.
CY7C1413JV18
− only the upper byte (D
[17:9]) is written into the device, D[8:0] remains unaltered.
H
H
L–H
No data is written into the devices during this portion of a write operation.
H
H
L–H No data is written into the devices during this portion of a write operation.
Notes
2. X = “Don't Care,” H = Logic HIGH, L = Logic LOW,
represents rising edge.
3. Device powers up deselected with the outputs in a tri-state condition.
4. “A” represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A +3 represents the address sequence in the burst.
5. “t” represents the cycle at which a read/write operation is started. t + 1, t + 2, and t + 3 are the first, second and third clock cycles respectively succeeding the “t” clock cycle.
6. Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
7. It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging
symmetrically.
8. If this signal was LOW to initiate the previous cycle, this signal becomes a “Don’t Care” for this operation.
9. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the
second read or write request.
10. Is based on a write cycle that was initiated in accordance with the Write Cycle Descriptions table. NWS0, NWS1, BWS0, BWS1, BWS2, and BWS3 can be altered on
different portions of a write cycle, as long as the setup and hold requirements are achieved.
[+] Feedback


Similar Part No. - CY7C1411JV18-300BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1411JV18-300BZXC CYPRESS-CY7C1411JV18-300BZXC Datasheet
644Kb / 26P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture
More results

Similar Description - CY7C1411JV18-300BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1411BV18 CYPRESS-CY7C1411BV18 Datasheet
1Mb / 28P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1411AV18 CYPRESS-CY7C1411AV18_09 Datasheet
735Kb / 31P
   36-Mbit QDR-II SRAM 4-Word Burst Architecture
CY7C1411BV18_0709 CYPRESS-CY7C1411BV18_0709 Datasheet
705Kb / 30P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1411BV18 CYPRESS-CY7C1411BV18_09 Datasheet
732Kb / 30P
   36-Mbit QDR-II SRAM 4-Word Burst Architecture
CY7C1411AV18 CYPRESS-CY7C1411AV18 Datasheet
1Mb / 28P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1411JV18 CYPRESS-CY7C1411JV18 Datasheet
644Kb / 26P
   36-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1410AV18 CYPRESS-CY7C1410AV18 Datasheet
277Kb / 23P
   36-Mbit QDR-II??SRAM 2-Word Burst Architecture
CY7C1410AV18 CYPRESS-CY7C1410AV18_07 Datasheet
1Mb / 25P
   36-Mbit QDR-II??SRAM 2-Word Burst Architecture
CY7C1410BV18 CYPRESS-CY7C1410BV18 Datasheet
1Mb / 26P
   36-Mbit QDR-II??SRAM 2-Word Burst Architecture
CY7C1410JV18 CYPRESS-CY7C1410JV18 Datasheet
629Kb / 26P
   36-Mbit QDR??II SRAM 2-Word Burst Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com