6 / 12 page
CY62128EV30 MoBL®
Document #: 38-05579 Rev. *E
Page 6 of 12
Switching Waveforms
Figure 6. Read Cycle 1 (Address transition controlled) [15, 16]
Figure 7. Read Cycle No. 2 (OE controlled) [10, 16, 17]
Figure 8. Write Cycle No. 1 (WE controlled) [10, 15, 18, 19]
PREVIOUS DATA VALID
DATA VALID
RC
tAA
tOHA
tRC
ADDRESS
DATA OUT
50%
50%
DATA VALID
tRC
tACE
tDOE
tLZOE
tLZCE
tPU
HIGH IMPEDANCE
tHZOE
tHZCE
tPD
IMPEDANCE
ICC
ISB
HIGH
ADDRESS
CE
DATA OUT
VCC
SUPPLY
CURRENT
OE
DATA VALID
tHD
tSD
tPWE
tSA
tHA
tAW
tSCE
tWC
tHZOE
ADDRESS
CE
WE
DATA I/O
OE
NOTE 20
Notes
15. The device is continuously selected. OE, CE1 = VIL, CE2 = VIH.
16. WE is HIGH for read cycle.
17. Address valid before or similar to CE1 transition LOW and CE2 transition HIGH.
18. Data I/O is high impedance if OE = VIH.
19. If CE1 goes HIGH or CE2 goes LOW simultaneously with WE HIGH, the output remains in high impedance state.
20. During this period, the IOs are in output state. Do not apply input signals.
[+] Feedback