2 / 15 page
STK11C88
Document Number: 001-50591 Rev. **
Page 2 of 15
Pin Configurations
Figure 1. Pin Diagram - 28-Pin SOIC
Table 1. Pin Definitions - 28-Pin SOIC
Pin Name
Alt
IO Type
Description
A0–A14
Input
Address Inputs. Used to select one of the 32,768 bytes of the nvSRAM.
DQ0-DQ7
Input or
Output
Bidirectional Data IO lines. Used as input or output lines depending on operation.
WE
W
Input
Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the
IO pins is written to the specific address location.
CE
E
Input
Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the
chip.
OE
G
Input
Output Enable, Active LOW. The active LOW OE input enables the data output buffers
during read cycles. Deasserting OE HIGH causes the IO pins to tri-state.
VSS
Ground
Ground for the Device. The device is connected to the ground of the system.
VCC
Power Supply Power Supply Inputs to the Device.
[+] Feedback