Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

EM68916CWQA-25H Datasheet(PDF) 8 Page - Etron Technology, Inc.

Part # EM68916CWQA-25H
Description  8M x 16 bit DDRII Synchronous DRAM (SDRAM)
Download  59 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ETRON [Etron Technology, Inc.]
Direct Link  http://www.etron.com
Logo ETRON - Etron Technology, Inc.

EM68916CWQA-25H Datasheet(HTML) 8 Page - Etron Technology, Inc.

Back Button EM68916CWQA-25H Datasheet HTML 4Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 5Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 6Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 7Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 8Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 9Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 10Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 11Page - Etron Technology, Inc. EM68916CWQA-25H Datasheet HTML 12Page - Etron Technology, Inc. Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 59 page
background image
EtronTech
EM68916CWQA
Etron Confidential
8
Rev. 1.1
Apr. 2009
Functional Description
Read and write accesses to the DDR2 SDRAM are burst oriented; accesses start at a selected location and
continue for a burst length of four or eight in a programmed sequence. Accesses begin with the registration of
an Active command, which is then followed by a Read or Write command. The address bits registered
coincident with the active command are used to select the bank and row to be accessed (BA0, BA1 select the
bank; A0-A11 select the row). The address bits registered coincident with the Read or Write command are used
to select the starting column location for the burst access and to determine if the auto precharge command is to
be issued.
Prior to normal operation, the DDR2 SDRAM must be initialized. The following sections provide detailed
information covering device initialization, register definition, command descriptions, and device operation.
Power-up and Initialization
DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other
than those specified may result in undefined operation.
The following sequence is required for POWER UP and Initialization.
1. Apply power and attempt to maintain CKE below 0.2*VDDQ and ODT
*1 at a low state (all other inputs may
be undefined.) The VDD voltage ramp time must be no greater than 200ms from when VDD ramps from
300mV to VDDmin; and during the VDD voltage ramp, |VDD-VDDQ| ≦ 0.3V
- VDD, VDDL and VDDQ are driven from a single power converter output, AND
- VTT is limited to 0.95 V max, AND
- VREF tracks VDDQ/2.
or
- Apply VDD before or at the same time as VDDL.
- Apply VDDL before or at the same time as VDDQ.
- Apply VDDQ before or at the same time as VTT & VREF.
At least one of these two sets of conditions must be met.
2. Start clock and maintain stable condition.
3. For the minimum of 200
µs after stable power and clock (CK, CK#), then apply NOP or deselect and take
CKE HIGH.
4. Wait minimum of 400ns then issue precharge all command. NOP or deselect applied during 400ns period.
5. Issue EMRS (2) command. (To issue EMRS (2) command, provide “LOW” to BA0, “HIGH” to BA1.)
6. Issue EMRS (3) command. (To issue EMRS (3) command, provide “HIGH” to BA0 and BA1.)
7. Issue EMRS to enable DLL. (To issue "DLL Enable" command, provide "LOW" to A0, "HIGH" to BA0 and
"LOW" to BA1.)
8. Issue a Mode Register Set command for “DLL reset”.
(To issue DLL reset command, provide "HIGH" to A8 and "LOW" to BA0-1)
9. Issue precharge all command.
10. Issue 2 or more auto-refresh commands.
11. Issue a mode register set command with LOW to A8 to initialize device operation. (i.e. to program
operating
parameters without resetting the DLL.
12. At least 200 clocks after step 8, execute OCD Calibration (Off Chip Driver impedance adjustment).If OCD
calibration is not used, EMRS OCD Default command (A9=A8= A7=HIGH) followed by EMRS OCD
calibration Mode Exit command (A9=A8=A7=LOW) must be issued with other operating parameters of
EMRS.
13. The DDR2 SDRAM is now ready for normal operation.
NOTE 1:
To guarantee ODT off, VREF must be valid and a LOW level must be applied to the ODT pin.


Similar Part No. - EM68916CWQA-25H

ManufacturerPart #DatasheetDescription
logo
Etron Technology, Inc.
EM68916DVAA ETRON-EM68916DVAA Datasheet
326Kb / 40P
   8M x 16 Mobile DDR Synchronous DRAM (SDRAM)
EM68916DVAA-6H ETRON-EM68916DVAA-6H Datasheet
326Kb / 40P
   8M x 16 Mobile DDR Synchronous DRAM (SDRAM)
EM68916DVAA-75H ETRON-EM68916DVAA-75H Datasheet
326Kb / 40P
   8M x 16 Mobile DDR Synchronous DRAM (SDRAM)
More results

Similar Description - EM68916CWQA-25H

ManufacturerPart #DatasheetDescription
logo
Etron Technology, Inc.
EM68C16CWQE-18H ETRON-EM68C16CWQE-18H Datasheet
1Mb / 58P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68C16CWQE-18IH ETRON-EM68C16CWQE-18IH Datasheet
1,005Kb / 56P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM639165TS-5IG ETRON-EM639165TS-5IG Datasheet
460Kb / 53P
   8M x 16 bit Synchronous DRAM (SDRAM)
EM68B16CWPA ETRON-EM68B16CWPA Datasheet
1Mb / 59P
   32M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68A16CBQC-18H ETRON-EM68A16CBQC-18H Datasheet
1,022Kb / 62P
   16M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68B16CWQH-18H ETRON-EM68B16CWQH-18H Datasheet
1Mb / 60P
   32M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68C16CWQG-18IH ETRON-EM68C16CWQG-18IH Datasheet
1Mb / 60P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
EM68C16CWQG-18H ETRON-EM68C16CWQG-18H Datasheet
1Mb / 60P
   64M x 16 bit DDRII Synchronous DRAM (SDRAM)
logo
Generalplus Technology ...
GPR323916A GENERALPLUS-GPR323916A Datasheet
1Mb / 57P
   8M x 16 bit Synchronous DRAM (SDRAM)
logo
Alliance Semiconductor ...
AS4C64M16D2-25BCN ALSC-AS4C64M16D2-25BCN Datasheet
1Mb / 58P
   1Gb (64M x 16 bit) DDRII Synchronous DRAM (SDRAM)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com