Electronic Components Datasheet Search |
|
TMS320C5515AZCH10 Datasheet(PDF) 6 Page - Texas Instruments |
|
|
TMS320C5515AZCH10 Datasheet(HTML) 6 Page - Texas Instruments |
6 / 153 page TMS320C5515 SPRS645 – JANUARY 2010 www.ti.com 2 Device Overview 2.1 Device Characteristics Table 2-1, provides an overview of the TMS320C5515 DSP. The tables show significant features of the C5515 device, including the capacity of on-chip RAM, the peripherals, the CPU frequency, and the package type with pin count. For more detailed information on the actual device P/N and maximum device operating frequency, see Section 2.6.2, Device and Development-Support Tool Nomenclature. Table 2-1. Characteristics of the C5515 Processor HARDWARE FEATURES C5515 Asynchronous (8/16-bit bus width) SRAM, Peripherals External Memory Interface (EMIF) Flash (NOR, NAND), Not all peripheral pins are SDRAM and Mobile SDRAM (16-bit bus width)(1) available at the same time Flash Cards 2 MMC/SD (for more detail, see the Device Configurations Four DMA controllers each with four channels, DMA section). for a total of 16 channels 2 32-Bit General-Purpose (GP) Timers Timers 1 Additional Configurable as a 32-Bit GP Timer and/or a Watchdog UART 1 (with RTS/CTS flow control) SPI 1 with 4 chip selects I2C 1 (Master/Slave) I2S 4 (Two Channel, Full Duplex Communication) USB 2.0 (Device only) High- and Full-Speed Device 256 byte read/write buffer, max 50-MHz clock for SD cards, MMC/SD and signaling for DMA transfers LCD Bridge 1 (8-bit or 16-bit asynchronous parallel bus) ADC (Successive Approximation [SAR]) 1 (10-bit, 4-input, 16-ms conversion time) Real-Time Clock (RTC) 1 (Crystal Input, Separate Clock Domain and Power Supply) FFT Hardware Accelerator 1 (Supports 8 to 1024-point 16-bit real and complex FFT) Up to 26 pins (with 1 Additional General-Purpose Output (XF) General-Purpose Input/Output Port (GPIO) and 4 Special-Purpose Outputs for Use With SAR) Size (Bytes) 320 KB RAM, 128KB ROM • 64KB On-Chip Dual-Access RAM (DARAM) On-Chip Memory Organization • 256 KB On-Chip Single-Access RAM (SARAM) • 128KB On-Chip Single-Access ROM (SAROM) JTAGID Register JTAG BSDL_ID see Figure 5-43 (Value is: 0009_702F) 1.05-V Core 60 or 75 MHz CPU Frequency MHz 1.3-V Core 100, 120 MHz 1.05-V Core 16.67, 13.3 ns Cycle Time ns 1.3-V Core 10, 8.33 ns 1.05 V (60, 75 MHz) Core (V) Voltage 1.3 V (100, 120 MHz) I/O (V) 1.8 V, 2.5 V, 2.8 V, 3.3 V LDOs DSP_LDO 1.3 V or 1.05 V, TBD mA max current for DSP CPU (CVDD) 1.3 V, TBD mA max current for PLL (VDDA_PLL), SAR, and ANA_LDO power management circuits (VDDA_ANA) 1.3 V, TBD mA max current for USB core digital (USB_VDD1P3) USB_LDO and PHY circuits (USB_VDDA1P3) (1) For more compatibility with SDRAM devices, see Section 5.9 , External Memory Interface (EMIF). 6 Device Overview Copyright © 2010, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): TMS320C5515 |
Similar Part No. - TMS320C5515AZCH10 |
|
Similar Description - TMS320C5515AZCH10 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |