Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

X40014S8I-B Datasheet(PDF) 8 Page - Xicor Inc.

Part # X40014S8I-B
Description  Dual Voltage Monitor with Integrated CPU Supervisor
Download  25 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  XICOR [Xicor Inc.]
Direct Link  http://www.xicor.com
Logo XICOR - Xicor Inc.

X40014S8I-B Datasheet(HTML) 8 Page - Xicor Inc.

Back Button X40014S8I-B Datasheet HTML 4Page - Xicor Inc. X40014S8I-B Datasheet HTML 5Page - Xicor Inc. X40014S8I-B Datasheet HTML 6Page - Xicor Inc. X40014S8I-B Datasheet HTML 7Page - Xicor Inc. X40014S8I-B Datasheet HTML 8Page - Xicor Inc. X40014S8I-B Datasheet HTML 9Page - Xicor Inc. X40014S8I-B Datasheet HTML 10Page - Xicor Inc. X40014S8I-B Datasheet HTML 11Page - Xicor Inc. X40014S8I-B Datasheet HTML 12Page - Xicor Inc. Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 25 page
background image
X40010/X40011/X40014/X40015 – Preliminary
Characteristics subject to change without notice.
8 of 25
REV 1.3.4 7/12/02
www.xicor.com
Figure 6. Valid Data Changes on the SDA Bus
SCL
SDA
Data Stable
Data Change
Data Stable
At power-up, the Fault Detection Register is defaulted
to all “0”. The system needs to initialize this register to
all “1” before the actual monitoring take place. In the
event of any one of the monitored sources failed. The
corresponding bits in the register will change from a “1”
to a “0” to indicate the failure. At this moment, the sys-
tem should perform a read to the register and noted
the cause of the reset. After reading the register the
system should reset the register back to all “1” again.
The state of the Fault Detection Register can be read
at any time by performing a random read at address
0FFh, using the special preamble.
The FDR can be read by performing a random read at
OFFh address of the register at any time. Only one
byte of data is read by the register read operation.
WDF, Watchdog Timer Fail Bit (Volatile)
The WDF bit will set to “0” when the WDO goes active.
LV1F, Low VCC Reset Fail Bit (Volatile)
The LV1F bit will be set to “0” when VCC (V1MON) falls
below VTRIP1.
LV2F, Low V2MON Reset Fail Bit (Volatile)
The LV2F bit will be set to “0” when V2MON falls below
VTRIP2.
SERIAL INTERFACE
Interface Conventions
The device supports a bidirectional bus oriented proto-
col. The protocol defines any device that sends data
onto the bus as a transmitter, and the receiving device
as the receiver. The device controlling the transfer is
called the master and the device being controlled is
called the slave. The master always initiates data
transfers, and provides the clock for both transmit and
receive operations. Therefore, the devices in this family
operate as slaves in all applications.
Serial Clock and Data
Data states on the SDA line can change only during
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions. See
Figure 6.
Serial Start Condition
All commands are preceded by the start condition,
which is a HIGH to LOW transition of SDA when SCL is
HIGH. The device continuously monitors the SDA and
SCL lines for the start condition and will not respond to
any command until this condition has been met. See
Figure 6.
Serial Stop Condition
All communications must be terminated by a stop condi-
tion, which is a LOW to HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the device into the Standby power mode after a read
sequence. A stop condition can only be issued after the
transmitting device has released the bus. See Figure 6.


Similar Part No. - X40014S8I-B

ManufacturerPart #DatasheetDescription
logo
Renesas Technology Corp
X40014S8I-B RENESAS-X40014S8I-B Datasheet
933Kb / 24P
   Dual Voltage Monitor with Integrated CPU Supervisor
March 28, 2005
More results

Similar Description - X40014S8I-B

ManufacturerPart #DatasheetDescription
logo
Renesas Technology Corp
X40010 RENESAS-X40010 Datasheet
933Kb / 24P
   Dual Voltage Monitor with Integrated CPU Supervisor
March 28, 2005
logo
Intersil Corporation
X40430 INTERSIL-X40430_06 Datasheet
405Kb / 26P
   Triple Voltage Monitor with Integrated CPU Supervisor
logo
Renesas Technology Corp
X40410 RENESAS-X40410 Datasheet
914Kb / 24P
   4kbit EEPROM Dual Voltage Monitor with Integrated CPU Supervisor
March 28, 2005
X40030 RENESAS-X40030 Datasheet
917Kb / 23P
   Triple Voltage Monitor with Integrated CPU Supervisor
logo
Intersil Corporation
X40430 INTERSIL-X40430 Datasheet
381Kb / 24P
   Triple Voltage Monitor with Integrated CPU Supervisor
X40030 INTERSIL-X40030_13 Datasheet
344Kb / 23P
   Triple Voltage Monitor with Integrated CPU Supervisor
X40030 INTERSIL-X40030_06 Datasheet
354Kb / 24P
   Triple Voltage Monitor with Integrated CPU Supervisor
X40410 INTERSIL-X40410 Datasheet
363Kb / 24P
   Dual Voltage Monitor with Intergrated CPU Supervisor
X40010 INTERSIL-X40010 Datasheet
372Kb / 24P
   Dual Voltage Monitor with Intergrated CPU Supervisor
logo
Xicor Inc.
X40420 XICOR-X40420 Datasheet
156Kb / 25P
   Dual Voltage Monitor with Integrated CPU Supervisor and System Battery Switch
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com