Electronic Components Datasheet Search |
|
ISO721_1007 Datasheet(PDF) 7 Page - Texas Instruments |
|
ISO721_1007 Datasheet(HTML) 7 Page - Texas Instruments |
7 / 29 page ISO721, ISO721M ISO722, ISO722M www.ti.com SLLS629J – JANUARY 2006 – REVISED JULY 2010 ELECTRICAL CHARACTERISTICS: VCC1 at 3.3-V, VCC2 at 5-V (1) OPERATION over recommended operating conditions (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT Quiescent 0.3 0.5 ICC1 VCC1 supply current VI = VCC or 0 V, no load mA 25 Mbps 1 2 ISO722/722M EN at VCC 200 mA Sleep mode VI = VCC or 0 V, No load ICC2 VCC2 supply current EN at 0 V or Quiescent 8 12 ISO721/721M mA 25 Mbps VI = VCC or 0 V, No load 10 14 IOH = –4 mA, See Figure 1 VCC – 0.8 4.6 VOH High-level output voltage V IOH = –20 mA, See Figure 1 VCC – 0.1 5 IOL = 4 mA, See Figure 1 0.2 0.4 VOL Low-level output voltage V IOL = 20 mA, See Figure 1 0 0.1 VI(HYS) Input voltage hysteresis 150 mV IIH High-level input current EN, IN at 2 V 10 mA IIL Low-level input current EN, IN at 0.8 V –10 mA High-impedance output IOZ ISO722, ISO722M EN, IN at VCC 1 mA current CI Input capacitance to ground IN at VCC, VI = 0.4 sin (4E6pt) 1 pF CMTI Common-mode transient immunity VI = VCC or 0 V, See Figure 5 25 40 kV/ms (1) For 5-V operation, VCC2 is specified from 4.5 V to 5.5 V. For 3.3-V operation, VCC1 is specified from 3 V to 3.6 V. SWITCHING CHARACTERISTICS: VCC1 at 3.3-V, VCC2 at 5-V OPERATION over recommended operating conditions (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT tPLH Propagation delay, low-to-high-level output 15 17 30 ns tPHL Propagation delay , high-to-low-level output ISO72x 15 17 30 ns tsk(p) Pulse skew |tPHL – tPLH| 0.5 2 ns EN at 0 V, See Figure 1 tPLH Propagation delay, low-to-high-level output 10 12 21 ns tPHL Propagation delay, high-to-low-level output ISO72xM 10 12 21 ns tsk(p) Pulse skew |tPHL – tPLH| 0.5 1 ns tsk(pp) (1) Part-to-part skew 0 5 ns tr Output signal rise time 1 ns EN at 0 V, See Figure 1 tf Output signal fall time 1 ns Sleep-mode propagation delay, tpHZ 7 9 15 ns high-level-to-high-mpedance output See Figure 2 Sleep-mode propagation delay, tpZH 4.5 5 8 ms high-impedance-to-high-level output ISO722 ISO722M Sleep-mode propagation delay, tpLZ 7 9 15 ns low-level-to-high-impedance output See Figure 3 Sleep-mode propagation delay, tpZL 4.5 5 8 ms high-impedance-to-low-level output tfs Failsafe output delay time from input power loss See Figure 4 3 ms 100-Mbps NRZ data input, See Figure 6 2 ISO72x 100-Mbps unrestricted bit run length data 3 input, See Figure 6 tjit(PP) Peak-to-peak eye-pattern jitter ns 150-Mbps NRZ data input, See Figure 6 1 ISO72xM 150-Mbps unrestricted bit run length data 2 input, See Figure 6 (1) tsk(PP) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits. Copyright © 2006–2010, Texas Instruments Incorporated Submit Documentation Feedback 7 Product Folder Link(s): ISO721 ISO721M ISO722 ISO722M |
Similar Part No. - ISO721_1007 |
|
Similar Description - ISO721_1007 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |