Electronic Components Datasheet Search |
|
SPC5633MF0MMGA8 Datasheet(PDF) 1 Page - Freescale Semiconductor, Inc |
|
SPC5633MF0MMGA8 Datasheet(HTML) 1 Page - Freescale Semiconductor, Inc |
1 / 132 page Freescale Semiconductor Data Sheet: Advance Information Document Number: MPC5634M Rev. 8, Feb 2011 © Freescale Semiconductor, Inc., 2008, 2010–2011. All rights reserved. This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice. MPC5634M 208 MAPBGA 17 x 17 mm 144 LQFP 20 x 20 mm 100 LQFP 14 x 14 mm 176 LQFP 24 x 24 mm MPC5634M Microcontroller Data Sheet • Operating Parameters – Fully static operation, 0 MHz – 80 MHz (plus 2% frequency modulation - 82 MHz) – –40 C to 150 C junction temperature operating range – Low power design – Less than 400 mW power dissipation (nominal) – Designed for dynamic power management of core and peripherals – Software controlled clock gating of peripherals – Low power stop mode, with all clocks stopped – Fabricated in 90 nm process – 1.2 V internal logic – Single power supply with 5.0 V 5% (4.5 V to 5.25 V) with internal regulator to provide 3.3 V and 1.2 V for the core – Input and output pins with 5.0 V 5% (4.5 V to 5.25 V) range – 35%/65% VDDE CMOS switch levels (with hysteresis) – Selectable hysteresis – Selectable slew rate control – Nexus pins powered by 3.3 V supply – Designed with EMI reduction techniques – Phase-locked loop – Frequency modulation of system clock frequency – On-chip bypass capacitance – Selectable slew rate and drive strength • High performance e200z335 core processor – 32-bit Power Architecture Book E programmer’s model – Variable Length Encoding Enhancements – Allows Power Architecture instruction set to be optionally encoded in a mixed 16 and 32-bit instructions – Results in smaller code size – Single issue, 32-bit Power Architecture Book E compliant CPU – In-order execution and retirement – Precise exception handling – Branch processing unit – Dedicated branch address calculation adder – Branch acceleration using Branch Lookahead Instruction Buffer – Load/store unit – One-cycle load latency – Fully pipelined – Big and Little Endian support – Misaligned access support – Zero load-to-use pipeline bubbles – Thirty-two 64-bit general purpose registers (GPRs) – Memory management unit (MMU) with 16-entry fully-associative translation look-aside buffer (TLB) – Separate instruction bus and load/store bus – Vectored interrupt support – Interrupt latency < 120 ns @ 80 MHz (measured from interrupt request to execution of first instruction of interrupt exception handler) – Non-maskable interrupt (NMI) input for handling external events that must produce an immediate response, e.g., power down detection. On this device, the NMI input is connected to the Critical Interrupt Input. (May not be recoverable) – Critical Interrupt input. For external interrupt sources that are higher priority than provided by the Interrupt Controller. (Always recoverable) – New ‘Wait for Interrupt’ instruction, to be used with new low power modes – Reservation instructions for implementing read-modify-write accesses – Signal processing extension (SPE) APU |
Similar Part No. - SPC5633MF0MMGA8 |
|
Similar Description - SPC5633MF0MMGA8 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |