Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY23FP12OXCT Datasheet(PDF) 9 Page - Cypress Semiconductor

Part # CY23FP12OXCT
Description  200 MHz Field Programmable Zero Delay Buffer
Download  15 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY23FP12OXCT Datasheet(HTML) 9 Page - Cypress Semiconductor

Back Button CY23FP12OXCT Datasheet HTML 5Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 6Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 7Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 8Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 9Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 10Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 11Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 12Page - Cypress Semiconductor CY23FP12OXCT Datasheet HTML 13Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 15 page
background image
CY23FP12
Document #: 38-07246 Rev. *G
Page 9 of 15
Switching Waveforms
Figure 3. Duty Cycle Timing
Figure 4. All Outputs Rise/Fall Time
TTB
Total timing budget,[8,9]
Bank A and B same
frequency
Outputs at 200 MHz, tracking skew not
included
650
ps
Total timing budget, Bank A
and B different frequency
850
t5
Output to output skew[5]
All outputs equally loaded
35[10]
200
ps
Bank to bank skew
Same frequency
200
Bank to bank skew
Different frequency
400
Bank to bank skew
Different voltage, same frequency
400
t6
Input to output skew (static
phase offset)[5]
Measured at VDD/2, REF to FBK
0
250
ps
t7
Device-to-device skew[5]
Measured at VDD/2
0
500
ps
tJ
Cycle-to-cycle jitter[5]
(Peak)
Banks A and B at same frequency
110[11]
200
ps
Cycle-to-cycle jitter[5]
(Peak)
Banks A and B at different frequencies
400
tTSK
Tracking skew
Input reference clock at < 50-KHz modulation
with ±3.75% spread
200
ps
tLOCK
PLL lock time[5]
Stable power supply, valid clock at REF
1.0
ms
tLD
Inserted loop delay
Max loop delay for PLL Lock (stable
frequency)
––
7
ns
Max loop delay to meet Tracking Skew Spec
4
ns
Switching Characteristics [5]
Parameter
Description
Test Conditions
Min
Typ
Max
Unit
Notes
8. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.
9. TTB is the window between the earliest and the latest output clocks with respect to the input reference clock across variations in output frequency, supply voltage,
operating temperature, input clock edge rate, and process. The measurements are taken with the AC test load specified and include output-output skew, cycle-cycle
jitter, and dynamic phase error.TTB will be equal to or smaller than the maximum specified value at a given frequency.
10. Same frequency, 15pF load, high drive.
11. Same frequency, 15pF load, low drive.
[+] Feedback


Similar Part No. - CY23FP12OXCT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY23FP12OXCT CYPRESS-CY23FP12OXCT Datasheet
201Kb / 10P
   200-MHz Field Programmable Zero Delay Buffer
CY23FP12OXCT CYPRESS-CY23FP12OXCT Datasheet
408Kb / 15P
   200 MHz Field Programmable Zero Delay Buffer
More results

Similar Description - CY23FP12OXCT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY23FP12-002 CYPRESS-CY23FP12-002 Datasheet
212Kb / 10P
   200-MHz Field Programmable Zero Delay Buffer
CY23FP12-002 CYPRESS-CY23FP12-002_11 Datasheet
525Kb / 14P
   200-MHz Field Programmable Zero Delay Buffer
CY23FP12 CYPRESS-CY23FP12 Datasheet
201Kb / 10P
   200-MHz Field Programmable Zero Delay Buffer
CY23FP12 CYPRESS-CY23FP12_12 Datasheet
408Kb / 15P
   200 MHz Field Programmable Zero Delay Buffer
CY23020-1 CYPRESS-CY23020-1 Datasheet
121Kb / 10P
   20-output, 200-MHz Zero Delay Buffer
Z9960 CYPRESS-Z9960 Datasheet
253Kb / 7P
   2.5V/3.3V, 200 MHz Multi-Output Zero Delay Buffer
CY2V9950 CYPRESS-CY2V9950 Datasheet
251Kb / 9P
   2.5/3.3V 200-MHz Multi-Output Zero Delay Buffer
CY2V995 CYPRESS-CY2V995 Datasheet
281Kb / 10P
   S2.5/3.3V 200-MHz Multi-Output Zero Delay Buffer
logo
Alliance Semiconductor ...
ASM5I9352 ALSC-ASM5I9352 Datasheet
475Kb / 12P
   2.5V or 3.3V, 200 MHz, 11 Output Zero Delay Buffer
ASM5I9351 ALSC-ASM5I9351 Datasheet
522Kb / 13P
   2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com