Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY14B108K-ZS25XI Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY14B108K-ZS25XI
Description  8 Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY14B108K-ZS25XI Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY14B108K-ZS25XI Datasheet HTML 3Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 4Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 5Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 6Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 7Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 8Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 9Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 10Page - Cypress Semiconductor CY14B108K-ZS25XI Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 31 page
background image
CY14B108K, CY14B108M
Document #: 001-47378 Rev. *F
Page 7 of 31
Data Protection
The CY14B108K/CY14B108M protects data from corruption
during low voltage conditions by inhibiting all externally initiated
STORE and write operations. The low voltage condition is
detected
when
VCC is less than VSWITCH. If the
CY14B108K/CY14B108M is in a write mode (both CE and WE
are LOW) at power-up, after a RECALL or STORE, the write is
inhibited until the SRAM is enabled after tLZHSB (HSB to output
active). This protects against inadvertent writes during power-up
or brown out conditions.
Noise Considerations
Refer to CY application note AN1064.
Real Time Clock Operation
nvTime Operation
The CY14B108K/CY14B108M offers internal registers that
contain clock, alarm, watchdog, interrupt, and control functions.
RTC registers use the last 16 address locations of the SRAM.
Internal double buffering of the clock and timer information
registers prevents accessing transitional internal clock data
during a read or write operation. Double buffering also
circumvents disrupting normal timing counts or the clock
accuracy of the internal clock when accessing clock data. Clock
and alarm registers store data in BCD format.
RTC functionality is described with respect to CY14B108K in the
following
sections.
The
same
description
applies
to
CY14B108M, except for the RTC register addresses. The RTC
register addresses for CY14B108K range from 0xFFFF0 to
0xFFFFF, while those for CY14B108M range from 0x7FFF0 to
0x7FFFF. Refer to Table 4 on page 11 and Table 5 on page 12
for a detailed Register Map description.
Clock Operations
The clock registers maintain time up to 9,999 years in one
second increments. The time can be set to any calendar time and
the clock automatically keeps track of days of the week and
month, leap years, and century transitions. There are eight
registers dedicated to the clock functions, which are used to set
time with a write cycle and to read time during a read cycle.
These registers contain the time of day in BCD format. Bits
defined as ‘0’ are currently not used and are reserved for future
use by Cypress.
Reading the Clock
The double buffered RTC register structure reduces the chance
of reading incorrect data from the clock. The user must stop
internal updates to the CY14B108K time keeping registers
before reading clock data, to prevent reading of data in transition.
Stopping the register updates does not affect clock accuracy.
The updating process is stopped by writing a ‘1’ to the read bit
‘R’ (in the flags register at 0xFFFF0), and does not restart until a
‘0’ is written to the read bit. The RTC registers are then read while
the internal clock continues to run. After a ‘0’ is written to the read
bit (‘R’), all RTC registers are simultaneously updated within
20 ms
Setting the Clock
Setting the write bit ‘W’ (in the flags register at 0xFFFF0) to a ‘1’
stops updates to the time keeping registers and enables the time
to be set. The correct day, date, and time is then written into the
registers and must be in 24 hour BCD format. The time written is
referred to as the “Base Time”. This value is stored in nonvolatile
registers and used in the calculation of the current time.
Resetting the write bit to ‘0’ transfers the values of timekeeping
registers to the actual clock counters, after which the clock
resumes normal operation.
If the time written to the timekeeping registers is not in the correct
BCD format, each invalid nibble of the RTC registers continue
counting to 0xF before rolling over to 0x0 after which RTC
resumes normal operation.
Note After ‘W’ bit is set to 0, values written into the timekeeping,
alarm, calibration, and interrupt registers are transferred to the
RTC time keeping counters in tRTCp time. These counter values
must be saved to nonvolatile memory either by initiating a
Software/Hardware STORE or AutoStore operation. While
working in AutoStore disabled mode, perform a STORE
operation after tRTCp time while writing into the RTC registers for
the modifications to be correctly recorded.
Backup Power
The RTC in the CY14B108K is intended for permanently
powered operation. The VRTCcap or VRTCbat pin is connected
depending on whether a capacitor or battery is chosen for the
application. When the primary power, VCC, fails and drops below
VSWITCH the device switches to the backup power supply.
The clock oscillator uses very little current, which maximizes the
backup time available from the backup source. Regardless of the
clock operation with the primary source removed, the data stored
in the nvSRAM is secure, having been stored in the nonvolatile
elements when power was lost.
During backup operation, the CY14B108K consumes 0.35
microamps (Typical) at room temperature. User must choose
capacitor or battery values according to the application.
Backup time values based on maximum current specifications
are shown in the following table. Nominal backup times are
approximately two times longer.
Using a capacitor has the obvious advantage of recharging the
backup source each time the system is powered up. If a battery
is used, a 3 V lithium is recommended and the CY14B108K
sources current only from the battery when the primary power is
removed. However, the battery is not recharged at any time by
the CY14B108K. The battery capacity must be chosen for total-
anticipated cumulative down time required over the life of the
system.
Table 3. RTC Backup Time
Capacitor Value
Backup Time
0.1 F
72 hours
0.47 F
14 days
1.0 F
30 days
[+] Feedback


Similar Part No. - CY14B108K-ZS25XI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B108K-ZS25XI CYPRESS-CY14B108K-ZS25XI Datasheet
1Mb / 29P
   8 Mbit (1024K x 8/512K x 16) nvSRAM with Real Time Clock
CY14B108K-ZS25XI CYPRESS-CY14B108K-ZS25XI Datasheet
1Mb / 33P
   8-Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
CY14B108K-ZS25XI CYPRESS-CY14B108K-ZS25XI Datasheet
1Mb / 34P
   8-Mbit (1024 K 횞 8/512 K 횞 16) nvSRAM with Real Time Clock
CY14B108K-ZS25XIT CYPRESS-CY14B108K-ZS25XIT Datasheet
1Mb / 29P
   8 Mbit (1024K x 8/512K x 16) nvSRAM with Real Time Clock
CY14B108K-ZS25XIT CYPRESS-CY14B108K-ZS25XIT Datasheet
1Mb / 33P
   8-Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
More results

Similar Description - CY14B108K-ZS25XI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B108K_1106 CYPRESS-CY14B108K_1106 Datasheet
1Mb / 33P
   8-Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
CY14B108K CYPRESS-CY14B108K_12 Datasheet
1Mb / 34P
   8-Mbit (1024 K 횞 8/512 K 횞 16) nvSRAM with Real Time Clock
CY14B116K CYPRESS-CY14B116K Datasheet
1Mb / 42P
   16-Mbit (2048 K 횞 8/1024 K 횞 16) nvSRAM with Real Time Clock
CY14B104K CYPRESS-CY14B104K_12 Datasheet
1Mb / 34P
   4-Mbit (512 K 횞 8/256 K 횞 16) nvSRAM with Real Time Clock
CY14B104NA-ZS25XI CYPRESS-CY14B104NA-ZS25XI Datasheet
988Kb / 26P
   4-Mbit (512 K x 8/256 K x 16) nvSRAM
CY14B108L CYPRESS-CY14B108L_11 Datasheet
889Kb / 24P
   8-Mbit (1024 K 횞 8/512 K 횞 16) nvSRAM
CY14B104K CYPRESS-CY14B104K Datasheet
1Mb / 33P
   4-Mbit (512 K 횞 8/256 K 횞 16) nvSRAM with Real Time Clock
CY14B108L_1106 CYPRESS-CY14B108L_1106 Datasheet
952Kb / 25P
   8-Mbit (1024 K x 8/512 K x 16) nvSRAM Infinite Read, Write, and RECALL cycles
CY14C064PA CYPRESS-CY14C064PA Datasheet
1Mb / 43P
   64-Kbit (8 K x 8) SPI nvSRAM with Real Time Clock with Real Time Clock
CY14C512I CYPRESS-CY14C512I_13 Datasheet
2Mb / 41P
   512-Kbit (64 K x 8) Serial (I2C) nvSRAM with Real Time Clock
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com