Electronic Components Datasheet Search |
|
CY14B108N-BA25XI Datasheet(PDF) 11 Page - Cypress Semiconductor |
|
CY14B108N-BA25XI Datasheet(HTML) 11 Page - Cypress Semiconductor |
11 / 24 page CY14B108L CY14B108N Document #: 001-45523 Rev. *I Page 11 of 24 AC Switching Characteristics Parameters Description 20 ns 25 ns 45 ns Unit Cypress Parameter Alt Parameter Min Max Min Max Min Max SRAM Read Cycle tACE tACS Chip enable access time – 20 – 25 – 45 ns tRC[11] tRC Read cycle time 20 – 25 – 45 – ns tAA[12] tAA Address access time – 20 – 25 – 45 ns tDOE tOE Output enable to data valid – 10 – 12 – 20 ns tOHA[12] tOH Output hold after address change 3 – 3–3– ns tLZCE[13, 14] tLZ Chip enable to output active 3 – 3–3– ns tHZCE[13, 14] tHZ Chip disable to output inactive – 8 – 10 – 15 ns tLZOE[13, 14] tOLZ Output enable to output active 0– 0–0– ns tHZOE[13, 14] tOHZ Output disable to output inactive – 8 – 10 – 15 ns tPU[13] tPA Chip enable to power active 0 – 0–0– ns tPD[13] tPS Chip disable to power standby – 20 – 25 – 45 ns tDBE - Byte enable to data valid – 10 – 12 – 20 ns tLZBE[13] - Byte enable to output active 0– 0–0– ns tHZBE[13] - Byte disable to output inactive – 8 – 10 – 15 ns SRAM Write Cycle tWC tWC Write cycle time 20 – 25 – 45 – ns tPWE tWP Write pulse width 15 – 20 – 30 – ns tSCE tCW Chip enable to end of write 15 – 20 – 30 – ns tSD tDW Data setup to end of write 8 – 10 – 15 – ns tHD tDH Data hold after end of write 0 – 0–0– ns tAW tAW Address setup to end of write 15 – 20 – 30 – ns tSA tAS Address setup to start of write 0 – 0–0– ns tHA tWR Address hold after end of write 0 – 0–0– ns tHZWE[13, 14,15] tWZ Write enable to output disable – 8 10 – 15 ns tLZWE[13, 14] tOW Output active after end of write 3 – 3–3– ns tBW - Byte enable to end of write 15 – 20 – 30 – ns Switching Waveforms Figure 5. SRAM Read Cycle #1: Address Controlled[11, 12, 16] Address Data Output Address Valid Previous Data Valid Output Data Valid t RC t AA t OHA Notes 11. WE must be HIGH during SRAM read cycles. 12. Device is continuously selected with CE, OE and BHE / BLE LOW. 13. These parameters are guaranteed by design but not tested. 14. Measured ±200 mV from steady state output voltage. 15. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. 16. HSB must remain HIGH during READ and WRITE cycles. [+] Feedback |
Similar Part No. - CY14B108N-BA25XI |
|
Similar Description - CY14B108N-BA25XI |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |