Electronic Components Datasheet Search |
|
CY7C4271V Datasheet(PDF) 1 Page - Cypress Semiconductor |
|
CY7C4271V Datasheet(HTML) 1 Page - Cypress Semiconductor |
1 / 22 page CY7C4261V/CY7C4271V CY7C4281V/CY7C4291V 16 K / 32 K / 64 K / 128 K × 9 Low-Voltage Deep Sync™ FIFOs Cypress Semiconductor Corporation • 198 Champion Court • San Jose , CA 95134-1709 • 408-943-2600 Document #: 38-06013 Rev. *F Revised March 30, 2011 Features ■ 3.3 V operation for low-power consumption and easy integration into low-voltage systems ■ High-speed, low-power, first-in first-out (FIFO) memories ■ 16 K × 9 (CY7C4261V) ■ 32 K × 9 (CY7C4271V) ■ 64 K × 9 (CY7C4281V) ■ 128 K × 9 (CY7C4291V) ■ 0.35-micron CMOS for optimum speed or power ■ High-speed 100-MHz operation (10-ns read/write cycle times) ■ Low power ❐ ICC = 25 mA ❐ ISB = 4 mA ■ Fully asynchronous and simultaneous read and write operation ■ Empty, Full, and programmable Almost Empty and Almost Full status flags ■ Output-enable (OE) pin ■ Independent read- and write-enable pins ■ Supports free-running 50% duty cycle clock inputs ■ Width-expansion capability ■ Pin-compatible 3.3 V solutions for CY7C4261/71/81/91 ■ Pin-compatible density upgrade to CY7C42X1V family ■ Pb-free packages available Functional Description The CY7C4261/71/81/91V are high-speed, low-power FIFO memories with clocked read and write interfaces. All are nine bits wide. The CY7C4261/71/81/91V are pin-compatible to the CY7C42x1V Synchronous FIFO family. Programmable features include Almost Full/Almost Empty flags. These FIFOs provide solutions for a wide variety of data buffering needs, including high-speed data acquisition, multiprocessor interfaces, and communications buffering. These FIFOs have 9-bit input and output ports that are controlled by separate clock and enable signals. The input port is controlled by a free-running clock (WCLK) and two write-enable pins (WEN1, WEN2/LD). When WEN1 is LOW and WEN2/LD is HIGH, data is written into the FIFO on the rising edge of the WCLK signal. While WEN1 and WEN2/LD are held active, data is continually written into the FIFO on each WCLK cycle. The output port is controlled in a similar manner by a free-running read clock (RCLK) and two read-enable pins (REN1, REN2). In addition, the CY7C4261/71/81/91V has an output-enable pin (OE). The read (RCLK) and write (WCLK) clocks may be tied together for single-clock operation or the two clocks may be run independently for asynchronous read/write applications. Clock frequencies up to 100 MHz are achievable. Depth expansion is possible using one enable input for system control, while the other enable is controlled by expansion logic to direct the flow of data. The CY7C4261/71/81/91V provides four status pins: Empty, Full, Programmable Almost Empty, and Programmable Almost Full. The Almost Empty/Almost Full flags are programmable to single word granularity. The programmable flags default to Empty +7 and Full –7. The flags are synchronous, that is, they change state relative to either the read clock (RCLK) or the write clock (WCLK). When entering or exiting the Empty and Almost Empty states, the flags are updated exclusively by the RCLK. The flags denoting Almost Full, and Full states are updated exclusively by WCLK. The synchronous flag architecture guarantees that the flags maintain their status for at least one cycle. All configurations are fabricated using an advanced 0.35 CMOS technology. Input ESD protection is greater than 2001 V, and latch-up is prevented by the use of guard rings. Selection Guide 7C4261/71/81/91V-10 7C4261/71/81/91V-15 7C4261/71/81/91V-25 Unit Maximum frequency 100 66.7 40 MHz Maximum access time 8 10 15 ns Minimum cycle time 10 15 25 ns Minimum data or enable setup 3.5 4 6 ns Minimum data or enable hold 0 0 1 ns Maximum flag delay 8 10 15 ns Active power supply current (ICC1) Commercial 25 25 25 mA Industrial – 30 – CY7C4261V CY7C4271V CY7C4281V CY7C4291V Density 16 K x 9 32 K x 9 64 K x 9 128 K x 9 Package 32-pin PLCC 32-pin PLCC 32-pin PLCC 32-pin PLCC [+] Feedback |
Similar Part No. - CY7C4271V |
|
Similar Description - CY7C4271V |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |