Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY8C3244LTI-130 Datasheet(PDF) 4 Page - Cypress Semiconductor

Part # CY8C3244LTI-130
Description  Programmable System-on-Chip (PSoC) DC to 50 MHz operation
Download  120 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY8C3244LTI-130 Datasheet(HTML) 4 Page - Cypress Semiconductor

  CY8C3244LTI-130 Datasheet HTML 1Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 2Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 3Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 4Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 5Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 6Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 7Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 8Page - Cypress Semiconductor CY8C3244LTI-130 Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 120 page
background image
PSoC® 3: CY8C32 Family
Data Sheet
Document Number: 001-56955 Rev. *K
Page 4 of 120
In addition to the flexibility of the UDB array, PSoC also provides
configurable digital blocks targeted at specific functions. For the
CY8C32 family these blocks can include four 16-bit timers,
counters, and PWM blocks; I2C slave, master, and multimaster;
and FS USB.
For more details on the peripherals see the “Example
Peripherals” section on page 41 of this datasheet. For
information on UDBs, DSI, and other digital blocks, see the
“Digital Subsystem” section on page 40 of this datasheet.
PSoC’s analog subsystem is the second half of its unique
configurability. All analog performance is based on a highly
accurate absolute voltage reference with less than 0.9-percent
error over temperature and voltage. The configurable analog
subsystem includes:
Analog muxes
Comparators
Voltage references
ADC
DAC
All GPIO pins can route analog signals into and out of the device
using the internal analog bus. This allows the device to interface
up to 62 discrete analog signals. The heart of the analog
subsystem is a fast, accurate, configurable delta-sigma ADC
with these features:
Less than 100 µV offset
A gain error of 0.2 percent
INL less than ±1 LSB
DNL less than ±1 LSB
SINAD better than 66 dB
This converter addresses a wide variety of precision analog
applications, including some of the most demanding sensors.
A high-speed voltage or current DAC supports 8-bit output
signals at an update rate of 8 Msps in current DAC (IDAC) and
1 Msps in voltage DAC (VDAC). It can be routed out of any GPIO
pin. You can create higher resolution voltage PWM DAC outputs
using the UDB array. This can be used to create a pulse width
modulated (PWM) DAC of up to 10 bits, at up to 48 kHz. The
digital DACs in each UDB support PWM, PRS, or delta-sigma
algorithms with programmable widths.
In addition to the ADC and DAC, the analog subsystem provides
multiple comparators.
See the “Analog Subsystem” section on page 51 of this
datasheet for more details.
PSoC’s 8051 CPU subsystem is built around a single cycle
pipelined 8051 8-bit processor running at up to 50 MHz. The
CPU subsystem includes a programmable nested vector
interrupt controller, DMA controller, and RAM. PSoC’s nested
vector interrupt controller provides low latency by allowing the
CPU to vector directly to the first address of the interrupt service
routine, bypassing the jump instruction required by other
architectures. The DMA controller enables peripherals to
exchange data without CPU involvement. This allows the CPU
to run slower (saving power) or use those CPU cycles to improve
the performance of firmware algorithms. The single cycle 8051
CPU runs ten times faster than a standard 8051 processor. The
processor speed itself is configurable, allowing you to tune active
power consumption for specific applications.
PSoC’s nonvolatile subsystem consists of flash, byte-writeable
EEPROM, and nonvolatile configuration options. It provides up
to 64 KB of on-chip flash. The CPU can reprogram individual
blocks of flash, enabling bootloaders. You can enable an ECC
for high reliability applications. A powerful and flexible protection
model secures the user's sensitive information, allowing
selective memory block locking for read and write protection. Up
to 2 KB of byte-writeable EEPROM is available on-chip to store
application data. Additionally, selected configuration options
such as boot speed and pin drive mode are stored in nonvolatile
memory. This allows settings to activate immediately after POR.
The three types of PSoC I/O are extremely flexible. All I/Os have
many drive modes that are set at POR. PSoC also provides up
to four I/O voltage domains through the VDDIO pins. Every GPIO
has analog I/O, LCD drive[4], CapSense[5], flexible interrupt
generation, slew rate control, and digital I/O capability. The SIOs
on PSoC allow Voh to be set independently of VDDIO when used
as outputs. When SIOs are in input mode they are high
impedance. This is true even when the device is not powered or
when the pin voltage goes above the supply voltage. This makes
the SIO ideally suited for use on an I2C bus where the PSoC may
not be powered when other devices on the bus are. The SIO pins
also have high current sink capability for applications such as
LED drives. The programmable input threshold feature of the
SIO can be used to make the SIO function as a general purpose
analog comparator. For devices with FS USB the USB physical
interface is also provided (USBIO). When not using USB these
pins may also be used for limited digital functionality and device
programming. All of the features of the PSoC I/Os are covered
in detail in the “I/O System and Routing” section on page 34 of
this datasheet.
The PSoC device incorporates flexible internal clock generators,
designed for high stability and factory trimmed for high accuracy.
The Internal Main Oscillator (IMO) is the master clock base for
the system, and has 1-percent accuracy at 3 MHz. The IMO can
be configured to run from 3 MHz up to 24 MHz. Multiple clock
derivatives can be generated from the main clock frequency to
meet application needs. The device provides a PLL to generate
system clock frequencies up to 50 MHz from the IMO, external
crystal, or external reference clock. It also contains a separate,
very low-power Internal Low-Speed Oscillator (ILO) for the sleep
and watchdog timers. A 32.768-kHz external watch crystal is
also supported for use in RTC applications. The clocks, together
with programmable clock dividers, provide the flexibility to
integrate most timing requirements.
The CY8C32 family supports a wide supply operating range from
1.71 V to 5.5 V. This allows operation from regulated supplies
such as 1.8 ± 5 percent, 2.5 V ±10 percent, 3.3 V ± 10 percent,
or 5.0 V ± 10 percent, or directly from a wide range of battery
types. In addition, it provides an integrated high efficiency
synchronous boost converter that can power the device from
supply voltages as low as 0.5 V.
Notes
4. This feature on select devices only. See Ordering Information on page 108 for details.
5. GPIOs with opamp outputs are not recommended for use with CapSense.


Similar Part No. - CY8C3244LTI-130

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY8C3244LTI-130 CYPRESS-CY8C3244LTI-130 Datasheet
3Mb / 119P
   Programmable System-on-Chip (PSoC짰)
CY8C3244LTI-130 CYPRESS-CY8C3244LTI-130 Datasheet
4Mb / 122P
   Programmable System-on-Chip (PSoC짰)
CY8C3244LTI-130 CYPRESS-CY8C3244LTI-130 Datasheet
3Mb / 121P
   Programmable System-on-Chip (PSoC짰)
CY8C3244LTI-130 CYPRESS-CY8C3244LTI-130 Datasheet
11Mb / 128P
   Programmable System-on-Chip (PSoC짰)
More results

Similar Description - CY8C3244LTI-130

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY8C34_1105 CYPRESS-CY8C34_1105 Datasheet
4Mb / 127P
   Programmable System-on-Chip (PSoC) DC to 50 MHz operation
CY8C52_1106 CYPRESS-CY8C52_1106 Datasheet
3Mb / 95P
   Programmable System-on-Chip (PSoC) DC to 40 MHz operation
CY8C54_1106 CYPRESS-CY8C54_1106 Datasheet
3Mb / 105P
   Programmable System-on-Chip (PSoC) DC to 67 MHz operation
CY8C55_1106 CYPRESS-CY8C55_1106 Datasheet
4Mb / 114P
   Programmable System-on-Chip (PSoC) DC to 67 MHz operation
CY8C53 CYPRESS-CY8C53_11 Datasheet
3Mb / 106P
   Programmable System-on-Chip (PSoC) DC to 67 MHz operation
CY8C21345 CYPRESS-CY8C21345_11 Datasheet
945Kb / 35P
   PSoC Programmable System-on-Chip
CY8C29466 CYPRESS-CY8C29466_09 Datasheet
1Mb / 46P
   PSoC Programmable System-on-Chip
CY8C27143 CYPRESS-CY8C27143_09 Datasheet
1Mb / 53P
   PSoC Programmable System-on-Chip
CY8C34 CYPRESS-CY8C34 Datasheet
3Mb / 99P
   Programmable System-on-Chip (PSoC)
CY8C52 CYPRESS-CY8C52 Datasheet
2Mb / 85P
   Programmable System-on-Chip (PSoC)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com