Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

CY14B108K-ZS45XI Datasheet(PDF) 11 Page - Cypress Semiconductor

Part # CY14B108K-ZS45XI
Description  8-Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
Download  33 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY14B108K-ZS45XI Datasheet(HTML) 11 Page - Cypress Semiconductor

Back Button CY14B108K-ZS45XI Datasheet HTML 7Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 8Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 9Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 10Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 11Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 12Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 13Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 14Page - Cypress Semiconductor CY14B108K-ZS45XI Datasheet HTML 15Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 33 page
background image
CY14B108K, CY14B108M
Document #: 001-47378 Rev. *G
Page 11 of 33
prior to the counter reaching ‘0’. This causes the counter to
reload with the watchdog time out value and to be restarted. As
long as the user sets the WDS bit prior to the counter reaching
the terminal value, the interrupt and WDT flag never occur.
New time out values are written by setting the watchdog write bit
to ‘0’. When the WDW is ‘0’, new writes to the watchdog time out
value bits D5-D0 are enabled to modify the time out value. When
WDW is ‘1’, writes to bits D5–D0 are ignored. The WDW function
enables a user to set the WDS bit without concern that the
watchdog timer value is modified. A logical diagram of the
watchdog timer is shown in Figure 3. Note that setting the
watchdog time out value to ‘0’ disables the watchdog function.
The output of the watchdog timer is the flag bit WDF that is set if
the watchdog is allowed to time out. If the watchdog interrupt
enable (WIE) bit in the interrupt register is set, a hardware
interrupt on INT pin is also generated on watchdog timeout. The
flag and the hardware interrupt are both cleared when user reads
the flags registers.
Figure 3. Watchdog Timer Block Diagram
.
Power Monitor
The CY14B108K provides a power management scheme with
power fail interrupt capability. It also controls the internal switch
to backup power for the clock and protects the memory from low
VCC access. The power monitor is based on an internal band gap
reference circuit that compares the VCC voltage to VSWITCH
threshold.
As described in the section AutoStore Operation on page 6,
when VSWITCH is reached as VCC decays from power loss, a data
STORE operation is initiated from SRAM to the nonvolatile
elements, securing the last SRAM data state. Power is also
switched from VCC to the backup supply (battery or capacitor) to
operate the RTC oscillator.
When operating from the backup source, read and write
operations to nvSRAM are inhibited and the RTC functions are
not available to the user. The RTC clock continues to operate in
the background. The updated RTC time keeping registers data
are available to the user after VCC is restored to the device (see
AutoStore/Power-Up RECALL on page 24).
Interrupts
The CY14B108K has flags register, interrupt register, and
interrupt logic that can signal interrupt to the microcontroller.
There are three potential sources for interrupt: watchdog timer,
power monitor, and alarm timer. Each of these can be individually
enabled to drive the INT pin by appropriate setting in the Interrupt
register (0xFFFF6). In addition, each has an associated flag bit
in the flags register (0xFFFF0) that the host processor uses to
determine the cause of the interrupt. The INT pin driver has two
bits that specify its behavior when an interrupt occurs.
An interrupt is raised only if both a flag is raised by one of the
three sources and the respective interrupt enable bit in interrupts
register is enabled (set to ‘1’). After an interrupt source is active,
two programmable bits, H/L and P/L, determine the behavior of
the output pin driver on INT pin. These two bits are located in the
interrupt register and can be used to drive level or pulse mode
output from the INT pin. In pulse mode, the pulse width is
internally fixed at approximately 200 ms. This mode is intended
to reset a host microcontroller. In the level mode, the pin goes to
its active polarity until the flags register is read by the user. This
mode is used as an interrupt to a host microcontroller. The
control bits are summarized in the following section.
Interrupts are only generated while working on normal power and
are not triggered when system is running in backup power mode.
Note CY14B108K generates valid interrupts only after the
Power-up RECALL sequence is completed. All events on INT pin
must be ignored for tHRECALL duration after powerup.
Interrupt Register
Watchdog Interrupt Enable (WIE). When set to ‘1’, the
watchdog timer drives the INT pin and an internal flag when a
watchdog time out occurs. When WIE is set to ‘0’, the watchdog
timer only affects the WDF flag in flags register.
Alarm Interrupt Enable (AIE). When set to ‘1’, the alarm match
drives the INT pin and an internal flag. When AIE is set to ‘0’, the
alarm match only affects the AF flags register.
Power Fail Interrupt Enable (PFE). When set to ‘1’, the power
fail monitor drives the pin and an internal flag. When PFE is set
to ‘0’, the power fail monitor only affects the PF flag in flags
register.
High/Low (H/L). When set to a ‘1’, the INT pin is active HIGH
and the driver mode is push pull. The INT pin drives HIGH only
when VCC is greater than VSWITCH. When set to a ‘0’, the INT pin
is active LOW and the drive mode is open drain. The INT pin
must be pulled up to Vcc by a 10 k resistor while using the
interrupt in active LOW mode.
Pulse/Level (P/L). When set to a ‘1’ and an interrupt occurs, the
INT pin is driven for approximately 200 ms. When P/L is set to a
‘0’, the INT pin is driven HIGH or LOW (determined by H/L) until
the flags register is read.
When an enabled interrupt source activates the INT pin, an
external host reads the flags registers to determine the cause.
Remember that all flags are cleared when the register is read. If
the INT pin is programmed for Level mode, then the condition
clears and the INT pin returns to its inactive state. If the pin is
programmed for pulse mode, then reading the flag also clears
the flag and the pin. The pulse does not complete its specified
duration if the flags register is read. If the INT pin is used as a
host reset, the flags register is not read during a reset.
1 Hz
Oscillator
Clock
Divider
Counter
Zero
Compare
WDF
WDS
Load
Register
WDW
D
Q
Q
Watchdog
Register
write to
Watchdog
Register
32 Hz
32,768 KHz
[+] Feedback


Similar Part No. - CY14B108K-ZS45XI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B108K-ZS45XI CYPRESS-CY14B108K-ZS45XI Datasheet
1Mb / 29P
   8 Mbit (1024K x 8/512K x 16) nvSRAM with Real Time Clock
CY14B108K-ZS45XI CYPRESS-CY14B108K-ZS45XI Datasheet
1,014Kb / 31P
   8 Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
CY14B108K-ZS45XI CYPRESS-CY14B108K-ZS45XI Datasheet
1Mb / 34P
   8-Mbit (1024 K 횞 8/512 K 횞 16) nvSRAM with Real Time Clock
CY14B108K-ZS45XIT CYPRESS-CY14B108K-ZS45XIT Datasheet
1Mb / 29P
   8 Mbit (1024K x 8/512K x 16) nvSRAM with Real Time Clock
CY14B108K-ZS45XIT CYPRESS-CY14B108K-ZS45XIT Datasheet
1,014Kb / 31P
   8 Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
More results

Similar Description - CY14B108K-ZS45XI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B108K CYPRESS-CY14B108K_11 Datasheet
1,014Kb / 31P
   8 Mbit (1024 K x 8/512 K x 16) nvSRAM with Real Time Clock
CY14B108K CYPRESS-CY14B108K_12 Datasheet
1Mb / 34P
   8-Mbit (1024 K 횞 8/512 K 횞 16) nvSRAM with Real Time Clock
CY14B116K CYPRESS-CY14B116K Datasheet
1Mb / 42P
   16-Mbit (2048 K 횞 8/1024 K 횞 16) nvSRAM with Real Time Clock
CY14B104K CYPRESS-CY14B104K_12 Datasheet
1Mb / 34P
   4-Mbit (512 K 횞 8/256 K 횞 16) nvSRAM with Real Time Clock
CY14B104NA-ZS25XI CYPRESS-CY14B104NA-ZS25XI Datasheet
988Kb / 26P
   4-Mbit (512 K x 8/256 K x 16) nvSRAM
CY14B108L CYPRESS-CY14B108L_11 Datasheet
889Kb / 24P
   8-Mbit (1024 K 횞 8/512 K 횞 16) nvSRAM
CY14B104K CYPRESS-CY14B104K Datasheet
1Mb / 33P
   4-Mbit (512 K 횞 8/256 K 횞 16) nvSRAM with Real Time Clock
CY14B108L_1106 CYPRESS-CY14B108L_1106 Datasheet
952Kb / 25P
   8-Mbit (1024 K x 8/512 K x 16) nvSRAM Infinite Read, Write, and RECALL cycles
CY14C064PA CYPRESS-CY14C064PA Datasheet
1Mb / 43P
   64-Kbit (8 K x 8) SPI nvSRAM with Real Time Clock with Real Time Clock
CY14C512I CYPRESS-CY14C512I_13 Datasheet
2Mb / 41P
   512-Kbit (64 K x 8) Serial (I2C) nvSRAM with Real Time Clock
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com