Electronic Components Datasheet Search |
|
MSP430G2433IPW20R Datasheet(PDF) 9 Page - Texas Instruments |
|
|
MSP430G2433IPW20R Datasheet(HTML) 9 Page - Texas Instruments |
9 / 63 page MSP430G2x33 MSP430G2x03 www.ti.com SLAS734A – APRIL 2011 – REVISED MAY 2011 Interrupt Vector Addresses The interrupt vectors and the power-up starting address are located in the address range 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence. If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed), the CPU goes into LPM4 immediately after power-up. Table 5. Interrupt Sources, Flags, and Vectors SYSTEM WORD INTERRUPT SOURCE INTERRUPT FLAG PRIORITY INTERRUPT ADDRESS Power-Up PORIFG External Reset RSTIFG Watchdog Timer+ WDTIFG Reset 0FFFEh 31, highest Flash key violation KEYV(2) PC out-of-range(1) NMI NMIIFG (non)-maskable Oscillator fault OFIFG (non)-maskable 0FFFCh 30 Flash memory access violation ACCVIFG(2)(3) (non)-maskable Timer1_A3 TACCR0 CCIFG(4) maskable 0FFFAh 29 Timer1_A3 TACCR2 TACCR1 CCIFG, TAIFG(2)(4) maskable 0FFF8h 28 0FFF6h 27 Watchdog Timer+ WDTIFG maskable 0FFF4h 26 Timer0_A3 TACCR0 CCIFG(4) maskable 0FFF2h 25 Timer0_A3 TACCR2 TACCR1 CCIFG, TAIFG maskable 0FFF0h 24 (5) (4) USCI_A0/USCI_B0 receive UCA0RXIFG, UCB0RXIFG(2)(5) maskable 0FFEEh 23 USCI_B0 I2C status USCI_A0/USCI_B0 transmit UCA0TXIFG, UCB0TXIFG(2)(6) maskable 0FFECh 22 USCI_B0 I2C receive/transmit ADC10 ADC10IFG(4) maskable 0FFEAh 21 (MSP430G2x33 only) 0FFE8h 20 I/O Port P2 (up to eight flags) P2IFG.0 to P2IFG.7(2)(4) maskable 0FFE6h 19 I/O Port P1 (up to eight flags) P1IFG.0 to P1IFG.7(2)(4) maskable 0FFE4h 18 0FFE2h 17 0FFE0h 16 See (7) 0FFDEh 15 See (8) 0FFDEh to 14 to 0, lowest 0FFC0h (1) A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges. (2) Multiple source flags (3) (non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. (4) Interrupt flags are located in the module. (5) In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG. (6) In UART/SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG. (7) This location is used as bootstrap loader security key (BSLSKEY). A 0xAA55 at this location disables the BSL completely. A zero (0h) disables the erasure of the flash if an invalid password is supplied. (8) The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if necessary. Copyright © 2011, Texas Instruments Incorporated Submit Documentation Feedback 9 |
Similar Part No. - MSP430G2433IPW20R |
|
Similar Description - MSP430G2433IPW20R |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |