Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.NET

X  

HYM72V4005GS-60 Datasheet(PDF) 10 Page - Siemens Semiconductor Group

Part # HYM72V4005GS-60
Description  4M x 72-Bit EDO-DRAM Module
Download  11 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SIEMENS [Siemens Semiconductor Group]
Direct Link  http://www.siemens.com/
Logo SIEMENS - Siemens Semiconductor Group

HYM72V4005GS-60 Datasheet(HTML) 10 Page - Siemens Semiconductor Group

Back Button HYM72V4005GS-60 Datasheet HTML 3Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 4Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 5Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 6Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 7Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 8Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 9Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 10Page - Siemens Semiconductor Group HYM72V4005GS-60 Datasheet HTML 11Page - Siemens Semiconductor Group  
Zoom Inzoom in Zoom Outzoom out
 10 / 11 page
background image
Semiconductor Group
10
HYM72V4005/15GS-50/-60
4M x 72-ECC EDO-Module
Notes:
1) All voltages are referenced to VSS.
2) ICC1, ICC3, ICC4 and ICC6 depend on cycle rate.
3) ICC1 and ICC4 depend on output loading. Specified values are measured with the output open.
4) Address can be changed once or less while RAS = Vil.In the case of ICC4 it can be changed once or less
during a hyper page mode (EDO) cycle ( thpc).
5) An initial pause of 100
µs is required after power-up followed by 8 RAS-only-refresh cycles, before proper
device operation is achieved. In case of using internal refresh counter, a minimum of 8 CAS-before-RAS
initialization cycles instead of 8 RAS cycles are required.
6) AC measurements assume tT = 2 ns.
7) VIH (min.) and VIL (max.) are reference levels for measuring timing of input signals. Also, transition times are
measured between VIH and VIL.
8) The specified timings include buffer, loading and skew delay adders: 2ns minimum, 5ns (CAS, WE, OE,
addresses) maximum delay, no pulse shrinkage to the DRAM device timings. The data and RAS signals are
not buffered, which preserves the DRAMs access specification of 50ns and 60ns.
9) A +5ns timing skew from the DRAM to the module resulted from the addition of line drivers.
10) A -2ns timing skew from the DRAM to the module resulted from the addition of line drivers.
11) A +2ns timing skew from the DRAM to the module resulted from the addition of line drivers.
12) A -2ns (min.) and a -5ns (max.) timing skew from the DRAM to the module resulted from the addition of line
drivers.
13) Measured with the specified current load and 100 pF at Voh = 2.0 V and Vol = 0.8 V. Access time is determined
by the latter of tRAC, tCAC, tAA, tCPA, tOEA. tCAC is measured from tristate.
14) Operation within the tRCD (max.) limit ensures that tRAC (max.) can be met. tRCD (max.) is specified as a
reference point only: If tRCD is greater than the specified tRCD (max.) limit, then access time is controlled by
tCAC.
15) Operation within the tRAD (max.) limit ensures that tRAC (max.) can be met. tRAD (max.) is specified as a
reference point only: If tRAD is greater than the specified tRAD (max.) limit, then access time is controlled by
tAA.
16) Either tRCH or tRRH must be satisfied for a read cycle.
17) tOFF (max.) and tOEZ (max.) define the time at which the outputs achieve the open-circuit condition and are
not referenced to output voltage levels. tOFF is referenced from the rising edge of RAS or CAS, whichever
occurs last.
18) Either tDZC or tDZO must be satisfied.
19) Either tCDD or tODD must be satisfied.
20) tWCS, tRWD, tCWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the data
sheet as electrical characteristics only. If tWCS > tWCS (min.), the cycle is an early write cycle and the I/O pin
will remain open-circuit (high impedance) through the entire cycle; if tRWD > tRWD (min.), tCWD > tCWD
(min.), tAWD > tAWD (min.) and tCPWD > tCPWD (min.) , the cycle is a read-write cycle and I/O pins will
contain data read from the selected cells. If neither of the above sets of conditions is satisfied, the condition
of the I/O pins (at access time) is indeterminate.
21) These parameters are referenced to CAS leading edge in early write cycles and to WE leading edge in Read-
Modify-Write cycles.


Similar Part No. - HYM72V4005GS-60

ManufacturerPart #DatasheetDescription
logo
Siemens Semiconductor G...
HYM72V4005GU-50 SIEMENS-HYM72V4005GU-50 Datasheet
95Kb / 17P
   3.3V 4M x 64-Bit EDO-DRAM Module 3.3V 4M x 72-Bit EDO-DRAM Module
HYM72V4005GU-60 SIEMENS-HYM72V4005GU-60 Datasheet
95Kb / 17P
   3.3V 4M x 64-Bit EDO-DRAM Module 3.3V 4M x 72-Bit EDO-DRAM Module
More results

Similar Description - HYM72V4005GS-60

ManufacturerPart #DatasheetDescription
logo
Siemens Semiconductor G...
HYM64V4005GU-50 SIEMENS-HYM64V4005GU-50 Datasheet
95Kb / 17P
   3.3V 4M x 64-Bit EDO-DRAM Module 3.3V 4M x 72-Bit EDO-DRAM Module
HYM324025S SIEMENS-HYM324025S Datasheet
52Kb / 10P
   4M x 32-Bit EDO-DRAM Module
HYM364035S SIEMENS-HYM364035S Datasheet
476Kb / 10P
   4M x 36-Bit EDO-DRAM Module
HYM364025S SIEMENS-HYM364025S Datasheet
55Kb / 10P
   4M x 36-Bit EDO - DRAM Module
HYM72V2005GS-50- SIEMENS-HYM72V2005GS-50- Datasheet
66Kb / 11P
   2M x 72-Bit EDO-DRAM Module
HYM72V8025GS-50- SIEMENS-HYM72V8025GS-50- Datasheet
65Kb / 11P
   8M x 72-Bit EDO- DRAM Module
HYM72V1625GS-50- SIEMENS-HYM72V1625GS-50- Datasheet
70Kb / 11P
   16M x 72-Bit EDO-DRAM Module
HYM64V1005GU-5 SIEMENS-HYM64V1005GU-5 Datasheet
74Kb / 14P
   3.3V 1M x 64-Bit EDO-DRAM Module 3.3V 1M x 72-Bit EDO-DRAM Module
HYM64V2005GU-50 SIEMENS-HYM64V2005GU-50 Datasheet
79Kb / 14P
   3.3V 2M x 64-Bit EDO-DRAM Module 3.3V 2M x 72-Bit EDO-DRAM Module
HYM64V1605GU-50 SIEMENS-HYM64V1605GU-50 Datasheet
95Kb / 17P
   3.3V 16M x 64-Bit EDO-DRAM Module 3.3V 16M x 72-Bit EDO-DRAM Module
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.NET
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com