Electronic Components Datasheet Search |
|
SPC5643LFF2MMM1 Datasheet(PDF) 11 Page - Freescale Semiconductor, Inc |
|
SPC5643LFF2MMM1 Datasheet(HTML) 11 Page - Freescale Semiconductor, Inc |
11 / 136 page Introduction MPC5643L Microcontroller Data Sheet, Rev. 8.1 Freescale Semiconductor 11 1.5.10 Error Correction Status Module (ECSM) The ECSM on this device manages the ECC configuration and reporting for the platform memories (flash memory and SRAM). It does not implement the actual ECC calculation. A detected error (double error for flash memory or SRAM) is also reported to the FCCU. The following errors and indications are reported into the ECSM dedicated registers: • ECC error status and configuration for flash memory and SRAM • ECC error reporting for flash memory • ECC error reporting for SRAM • ECC error injection for SRAM 1.5.11 Peripheral bridge (PBRIDGE) The PBRIDGE implements the following features: • Duplicated periphery • Master access privilege level per peripheral (per master: read access enable; write access enable) • Checker applied on PBRIDGE output toward periphery • Byte endianess swap capability 1.5.12 Interrupt Controller (INTC) The INTC provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems. For high-priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable. The INTC supports the priority ceiling protocol for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the resource can not preempt each other. The INTC provides the following features: • Duplicated periphery • Unique 9-bit vector per interrupt source • 16 priority levels with fixed hardware arbitration within priority levels for each interrupt source • Priority elevation for shared resource The INTC is replicated for each processor. 1.5.13 System clocks and clock generation The following list summarizes the system clock and clock generation on this device: • Lock status continuously monitored by lock detect circuitry • Loss-of-clock (LOC) detection for reference and feedback clocks • On-chip loop filter (for improved electromagnetic interference performance and fewer external components required) • Programmable output clock divider of system clock ( 1, 2, 4, 8) • FlexPWM module and as many as three eTimer modules running on an auxiliary clock independent from system clock (with max frequency 120 MHz) • On-chip crystal oscillator with automatic level control • Dedicated internal 16 MHz internal RC oscillator for rapid start-up |
Similar Part No. - SPC5643LFF2MMM1 |
|
Similar Description - SPC5643LFF2MMM1 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.NET |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |